| 1  |           | FE     | DERAL TRA  | DE COMMISSI | ION       |
|----|-----------|--------|------------|-------------|-----------|
| 2  |           | IN     | IDEX (P    | UBLIC RECOR | RD)       |
| 3  |           |        |            |             |           |
| 4  | WITNESS:  | DIRECT | CROSS      | REDIRECT    | RECROSS   |
| 5  | Geilhufe  | 9542   | 9615       | 9735        | 9742      |
| 6  |           |        |            | 9745        |           |
| 7  |           |        |            |             |           |
| 8  | EXHIBITS  |        | FOR ID     | IN EVID     | WITHDRAWN |
| 9  | СХ        |        |            |             |           |
| 10 | None      |        |            |             |           |
| 11 |           |        |            |             |           |
| 12 | RX        |        |            |             |           |
| 13 | None      |        |            |             |           |
| 14 |           |        |            |             |           |
| 15 | JX        |        |            |             |           |
| 16 | None      |        |            |             |           |
| 17 |           |        |            |             |           |
| 18 | DX        |        |            |             |           |
| 19 | Numbers 2 | 98-301 | 9563       |             |           |
| 20 |           |        |            |             |           |
| 21 |           |        |            |             |           |
| 22 |           |        |            |             |           |
| 23 |           |        |            |             |           |
| 24 |           |        |            |             |           |
| 25 |           |        |            |             |           |
|    |           | E      | 'or The Re | cord, Inc.  |           |

| 1  | UNITED STATES OF AMERICA                                    |
|----|-------------------------------------------------------------|
| 2  | FEDERAL TRADE COMMISSION                                    |
| 3  |                                                             |
| 4  | In the Matter of: )                                         |
| 5  | Rambus, Inc. ) Docket No. 9302                              |
| 6  | )                                                           |
| 7  |                                                             |
| 8  |                                                             |
| 9  | Monday, July 21, 2003                                       |
| 10 | 9:30 a.m.                                                   |
| 11 |                                                             |
| 12 |                                                             |
| 13 | TRIAL VOLUME 46                                             |
| 14 | PART 1                                                      |
| 15 | PUBLIC RECORD                                               |
| 16 |                                                             |
| 17 | BEFORE THE HONORABLE STEPHEN J. McGUIRE                     |
| 18 | Chief Administrative Law Judge                              |
| 19 | Federal Trade Commission                                    |
| 20 | 600 Pennsylvania Avenue, N.W.                               |
| 21 | Washington, D.C.                                            |
| 22 |                                                             |
| 23 |                                                             |
| 24 |                                                             |
| 25 | Reported by: Susanne Bergling, RMR                          |
|    | For The Record, Inc.<br>Waldorf, Maryland<br>(301) 870-8025 |

2

```
ON BEHALF OF THE FEDERAL TRADE COMMISSION:
 3
 4
              M. SEAN ROYALL, Attorney
 5
              GEOFFREY OLIVER, Attorney
 6
              JOHN C. WEBER, Attorney
 7
              ROBERT DAVIS, Attorney
 8
              Federal Trade Commission
 9
              601 New Jersey Avenue, N.W.
10
              Washington, D.C. 20580-0000
              (202) 326-3663
11
12
13
14
      ON BEHALF OF THE RESPONDENT:
15
              GREGORY P. STONE, Attorney
16
              STEVEN M. PERRY, Attorney
17
              PETER A. DETRE, Attorney
18
              SEAN GATES, Attorney
              Munger, Tolles & Olson LLP
19
20
              355 South Grand Avenue, 35th Floor
21
              Los Angeles, California 90071-1560
22
              (213) 683-9255
23
24
25
```

```
1 APPEARANCES:
```

ON BEHALF OF THE RESPONDENT: A. DOUGLAS MELAMED, Attorney Wilmer, Cutler & Pickering 2445 M Street, N.W. Washington, D.C. 20037-1420 (202) 663-6090 

| 1  | PROCEEDINGS                                             |
|----|---------------------------------------------------------|
| 2  |                                                         |
| 3  | JUDGE McGUIRE: This hearing is now in order.            |
| 4  | Counsel, how is everyone doing this morning?            |
| 5  | Before we get started, are there any items we           |
| 6  | need to take up?                                        |
| 7  | MR. PERRY: Yes, Your Honor. We wanted to let            |
| 8  | you know that we will complete our case next Tuesday    |
| 9  | afternoon, the 29th.                                    |
| 10 | JUDGE McGUIRE: Okay.                                    |
| 11 | MR. PERRY: And we would be hopeful that if              |
| 12 | Your Honor permits a rebuttal case that we could finish |
| 13 | it up next week.                                        |
| 14 | JUDGE McGUIRE: Any comment on that proposal by          |
| 15 | complaint counsel, Mr. Oliver?                          |
| 16 | MR. OLIVER: Your Honor, this is the first               |
| 17 | we've heard of this. We had been planning for a         |
| 18 | rebuttal case to go forward the following week. We      |
| 19 | will check with the potential witnesses and their       |
| 20 | schedules to see what we are able to do.                |
| 21 | JUDGE McGUIRE: Yeah, I would certainly hate to          |
| 22 | throw out, you know, three days after Tuesday of trial  |
| 23 | time next week. So, I would urge you to try to get      |
| 24 | someone in here beginning on Wednesday if that's the    |
| 25 | case.                                                   |
|    |                                                         |

1 MR. PERRY: And Your Honor, there may well be 2 issues with respect to what they want to do in the rebuttal case as to whether it's fair rebuttal. 3 4 JUDGE McGUIRE: Right. I suggest you two, each 5 side confer in the interim on that, and at whatever 6 time that we might engage in that, how much time does 7 complaint counsel anticipate it's going to take to put 8 on their rebuttal case? 9 MR. OLIVER: Again, I'm not certain at this 10 point, Your Honor, but I think it would be less than a 11 week. 12 JUDGE McGUIRE: It would be less than a week, 13 okay. MR. OLIVER: Your Honor, could I have one 14 15 moment to consult with counsel here? 16 JUDGE McGUIRE: Yes, go ahead. 17 (Counsel conferring.) 18 MR. OLIVER: Your Honor, we also received 19 notice today that Mr. Teece is going to be their 20 witness for Thursday and Friday. I just wanted to 21 mention for Your Honor's information that Mr. Royall 22 was scheduled to handle Mr. Rapp as well as Mr. Teece, 23 and Mr. Royall unfortunately has been ill and was in the hospital yesterday, and I believe that he was 24 25 planning to try to nevertheless go forward with Mr.

Rapp tomorrow, but in light of his condition, I frankly 1 2 don't know at this point whether he would be in a position to continue with Mr. Teece later this week. 3 Ι will speak with him this morning or at the lunch break. 4 5 JUDGE McGUIRE: Yeah, I will hold that in 6 abeyance, and I quess -- when you say sometime next 7 week, do you mean sometime before their case in chief 8 being --

9 MR. OLIVER: No, I simply said because of Mr. 10 Royall's illness and the fact that he was in the 11 hospital yesterday and the fact that I don't know 12 exactly what his condition is today, that we are hoping 13 he would be in condition to go forward with Mr. Rapp 14 tomorrow.

15 JUDGE McGUIRE: Okay, I got you.

MR. OLIVER: But at this point, we don't know whether he will be able to go forward with Mr. Teece Thursday and Friday.

MR. PERRY: I'm not quite sure what Mr. Oliver is suggesting, whether there would be somebody else to examine the witness or whether we should stop our case at this point, and I don't know that we should do the latter. I know that people have travel plans. JUDGE McGUIRE: Well, I am not going to stop the case on that.

Do you want to respond to that further, Mr. 1 2 Oliver? Are you saying if he is not out of the hospital by the time they put on this witness, I guess 3 you should follow up and give us a little more input on 4 5 what your alternative would be if he's unable to conduct that cross examination. 6 MR. OLIVER: Well, he is out of the hospital, 7 8 Your Honor, but I do want to consult with Mr. Royall as 9 well as with the other side to see what arrangement we 10 might be able to make. 11 JUDGE McGUIRE: And you will do that, what, 12 today? 13 MR. OLIVER: Yes. 14 JUDGE McGUIRE: All right, very good. 15 All right, if there are no other items to come 16 before the Court at this time, the respondent may call 17 its next witness. 18 Thank you, Your Honor. Respondent MR. DETRE: 19 calls Michael Geilhufe. 20 JUDGE McGUIRE: Sir, would you please approach 21 the Bench and be sworn in by the court reporter. 22 Whereupon--23 MICHAEL GEILHUFE 24 a witness, called for examination, having been first 25 duly sworn, was examined and testified as follows:

1 JUDGE McGUIRE: Have a seat right there, Mr. 2 Geilhufe. 3 Thank you, Your Honor. THE WITNESS: DIRECT EXAMINATION 4 5 BY MR. DETRE: 6 Good morning, Mr. Geilhufe. Ο. 7 Good morning. Α. 8 Could you please state your full name for the Ο. 9 record? 10 Α. Michael Geilhufe. 11 Ο. And how do you spell that last name? 12 Α. GEILHUFE. 13 And where do you live, Mr. Geilhufe? Q. 14 Α. I live in Palo Alto, California. 15 Q. How long have you lived there? 16 I've lived in Palo Alto for seven years; in the Α. 17 Bay Area for 35 years. 18 Are you presently employed? Ο. I am formally retired. I am very active in 19 Α. 20 private business matters. 21 Q. What sort of private business matters are you 22 involved in? 23 Α. I'm a serial entrepreneur. I'm an investor in 24 a number of young startup companies. I am involved in 25 funding or identifying funding for young startup

companies. I am on the board of a semiconductor memory 1 2 company. And I'm on the board of advisers for two other companies. 3 4 Ο. Prior to this matter, have you ever been an 5 expert witness before? 6 Α. No, I have not. If we could step back a little bit, could you 7 Ο. 8 give a brief summary of your educational background, 9 starting with your undergraduate degree? 10 Α. My Bachelor's Degree in electrical engineering 11 is from the University of California at Berkeley. 12 Ο. What year is that? And that was in the year 1965, a long time ago. 13 Α. 14 And my major was computer science and semiconductor 15 devices. 16 And did you get any further degrees after that? Ο. Yes, I then received a Master's in electrical 17 Α. 18 engineering and semiconductor devices from California 19 State University at Long Beach in 1967. 20 And did you get any further degrees after that? Ο. 21 Yes, I received a Master's of business Α. 22 administration from the University of Santa Clara, 23 specializing in entrepreneurship. 24 Do you recall what year that was? Ο. 25 Α. That was in 1971.

When did you get your first full-time job? 1 Q. 2 Α. In 1965. 3 Where did you work? Q. 4 Α. I worked for Collins Radio in Newport Beach, 5 California. 6 And what did you do there? Ο. 7 Α. I was a research engineer in the 8 microelectronics research operation for Collins Radio. 9 And how long were you at Collins? Ο. 10 Α. I was there for two years. 11 What did you do after that? Ο. After that, I joined Lockheed Missile and Space 12 Α. 13 Company in Sunnyvale, California. 14 Ο. And what did you do at Lockheed? I worked as a microelectronics research 15 Α. 16 engineer at Lockheed. I worked on some parts for the 17 Poseidon Missile, and I did the first integrated 18 circuit at Lockheed. 19 And after -- how long were you at Lockheed? Q. 20 Approximately two years. Α. 21 What did you do after that? Q. 22 Α. After that, I joined a startup company called 23 Advanced Memory Systems in Sunnyvale, California. Ι was responsible for memory product design. 24 25 Q. And how long were you at Advanced Memory

1 Systems?

A. I was at Advanced Memory Systems approximatelyfour years.

4 Q. So, during what period of time was that?

5 A. Approximately 1968 to '72.

Q. And could you give a little bit more detail
about what sort of projects you were involved in at
Advanced Memory Systems?

9 A. Yes, Advanced Memory Systems was founded as a 10 semiconductor memory company. It was founded at the 11 same time as Intel, the two companies that had 12 attempted to build semiconductor memories. That 13 technology did not exist before 1968.

14 Q. And what specific projects were you involved in 15 at Advanced Memory Systems?

A. I designed the first commercial DRAM, a
P-channel DRAM. I then designed a number of other
products that were successful in the marketplace, DRAM
products.

Q. Okay. And what did you do after you leftAdvanced Memory Systems?

A. I was recruited to Intel in 1972, early '73, to
take over the memory development responsibility for
Intel Corporation.

25 Q. And during what period of time were you

1 employed at Intel?

A. I was employed -- I was formally employed
between 1973 to 1988. There was a one-year sabbatical
in there.

5 Q. When you first started with Intel in 1973, what 6 were your job responsibilities?

A. I was -- I was responsible for developing all
semiconductor memory products at Intel, specifically
the 4K DRAM at that time.

In addition to that, I was responsible for developing DRAM products -- excuse me, SRAM products, bipolar memory products, peripheral products and -- and two years later, nonvolatile memory products.

14 Q. And at some point did your job responsibilities 15 at Intel change?

16 A. Yes.

17 Q. When was that?

18 A. I was moved to a corporate responsibility in
19 the 1978 time frame, I believe, corporate

20 responsibility for reliability engineering.

JUDGE McGUIRE: Now, let me just inject. I'm hearing what you did, but I haven't heard your titles in these various jobs, sir, if you might just throw that in for the record so I'll know what titles you had during this period.

3 During that first period of time at Intel when Q. 4 you were designing DRAM and memory products, what was 5 your title then? 6 My title was memory development manager, and at Α. 7 Intel, that was the senior development position at that 8 time. 9 Q. Okay, then I believe you testified that at some 10 point you became responsible for reliability at Intel, 11 and what was your title at that point? 12 Α. That title was director of reliability 13 engineering. 14 And could you give a little bit of further Ο. 15 detail about what your responsibilities entailed in 16 that position? 17 A. Yes, as -- I was responsible for the design 18 reliability, process reliability and manufacturing 19 reliability of all Intel products at all factories of 20 Intel. 21 And what sort of products did that involve? Ο. 22 Α. That, of course, included DRAMs, SRAMs, EPROMs, 23 microcontrollers, microprocessors, peripheral chips, literally the entire product suite. 24 25 Q. And then at some time did you assume another For The Record, Inc. Waldorf, Maryland (301) 870-8025

THE WITNESS: All right, sir, okay.

BY MR. DETRE:

1

2

1 position at Intel?

2 A. Yes, I then assumed the position of director of quality -- worldwide quality assurance, and that added 3 4 to the reliability responsibility the quality assurance 5 responsibility. 6 When were you in that position? Ο. I was in that position in 1980 and '81. 7 Α. 8 Okay. And did your responsibilities -- how did Ο. 9 your responsibilities change when you assumed that 10 position? 11 Α. The staff size grew significantly. At that 12 point I had a 600-person staff around the world, and 13 several manufacturing plants were added to my 14 responsibility. 15 And what did you do at Intel after 1981? Ο. Α. 16 I went on sabbatical. I went on a sailing 17 trip. 18 How long did your sabbatical last? Q. 19 Approximately 11 months. Α. 20 And did you then return to Intel? Q. 21 That is correct. Α. 22 Q. And what was your position when you returned to 23 Intel? 24 Α. I returned to Intel as director of systems 25 quality and reliability.

And were your responsibilities in that position 1 Q. 2 different from your prior responsibilities at Intel? 3 Exactly. My prior responsibilities were Α. 4 components-related responsibilities. The systems 5 responsibilities related to motherboards, memory 6 systems, development systems, systems similar to today's PCs. 7 8 Okay. Did those systems involve DRAMs? Ο. 9 Of course. Α. 10 Q. How long were you in that position? 11 Approximately two years. Α. 12 Q. And what did you -- what position did you assume after that? 13 14 Α. I was then -- I moved to the position of 15 general manager and director of components contracting. 16 And during what years were you in that Ο. 17 position? Approximately '84 to '87-'88. 18 Α. 19 And what were your -- what were your Ο. 20 responsibilities in that position? 21 My responsibility was to establish, negotiate Α. 22 and manage international manufacturing operations for 23 Intel; that is, manufacturing operations under contract 24 in Japan, in Korea, in the United States and in Taiwan. 25 Q. What sort of products were being manufactured

1 for Intel under contract?

2 Generally the low cost products, Α. microcontrollers of memory -- EPROMs and DRAMs. 3 Q. And could you give some idea of what sort of 4 5 companies you were interacting with during this period? 6 A. Yes. In Japan, I worked closely with Mitsubishi, with Sanyo, with OKI -- these are all the 7 8 semiconductor divisions of those very large 9 companies -- Rohlm. In Korea, I worked very closely 10 with Samsung, and in Taiwan, I worked very closely with TSIC. 11 12 Ο. And did you then assume some further position at Intel after that? 13 14 Α. I also handled business development activities 15 towards the end of that particular tenure. One of the 16 businesses I established was a DRAM distribution 17 business. 18 Okay. And what had -- and then in 1988, you Ο. left Intel. Is that right? 19 20 Α. That is correct. 21 What did you do at that point? Ο. In 1988, I founded -- excuse me, I co-founded a 22 Α. 23 company called Information Storage Devices. 24 And did you work at Information Storage Devices Ο. 25 for some period of time?

1 A. Yes, I did.

2 Q. For how long?

A. I worked at Information Storage Devices through4 1998.

Q. What sort of technology was Information StorageDevices developing?

A. The company developed a unique multi-level
storage technology that is a technology where one
memory cell can store more than one bit of information,
in our case eight bits.

Q. Did any of your work at Information StorageDevices involve DRAMs?

13 A. It -- DRAM involvement was -- well, let me back
14 up.

15 Information Storage Devices was a fabless 16 semiconductor company. As such, we contracted with 17 companies to manufacture our products. Our products 18 were being fabricated in one case in a DRAM fab.

Q. And you became familiar with that DRAM fab?
 A. Intimately familiar.

Q. What did you do after your tenure atInformation Storage Devices?

A. Information Storage Devices as a public company
was sold to Winbond Electronics, a Taiwanese company,
and I continued as a vice president for that company,

vice president of -- and general manager of the 1 2 operation for that company for a year and a half. 3 I'm sorry, what was that company? Q. Winbond, W I N B O N D. 4 Α. 5 Ο. And what sort of business was Winbond in? 6 Α. Winbond is in the consumer electronics 7 component business. The largest part of its business 8 is DRAMs. 9 And what did you do after Winbond? Ο. 10 Α. After Winbond, I began investing in young 11 startup companies. Specifically, I invested in 12 Advanced Radio Sales, and shortly after I invested, I 13 was asked to become chairman of the company, executive chairman of the company, and I operated in that mode 14 15 until the company was merged about a month ago. 16 Q. Okay. Now, over the course of your career, 17 have you --18 JUDGE McGUIRE: Be we get started, I want to 19 clarify something. You had introduced him when you 20 called him as doctor, but I don't believe you went 21 into --22 THE REPORTER: No, that was my error. 23 JUDGE McGUIRE: I was going to say, you didn't 24 inquire about his Ph.D. or anything. 25 MR. DETRE: No, I am not aware that Mr.

1 Geilhufe has a Ph.D.

2 THE WITNESS: I do not have a Ph.D.

3 JUDGE McGUIRE: Okay, very good.

4 BY MR. DETRE:

Q. Over the course of your career, Mr. Geilhufe,have you received any patents?

A. Yes. Of course, I received the initial DRAM patent in -- that was filed in 1968 and hold four patents in the DRAM design area, and I hold another five -- four or five patents in a speech recognition technology.

Q. Now, did any of your work experience over the course of your career involve estimating costs of actually manufacturing proposed semiconductor designs?

15 A. Of course.

16 Q. Could you explain that?

17 The methodology -- fortunately, Intel is Α. Yes. 18 a very disciplined company. The methodology Intel uses 19 to decide on whether or not a product begins a 20 development cycle requires some very careful evaluation 21 of the technology and detailed cost analysis to 22 determine whether the product will succeed in the 23 marketplace.

24 So, as a design manager, I had to do cost 25 estimation -- estimates for all the products that I

proposed or my organization proposed. Certainly during the Intel days, I had to do cost estimation for all the contracts that I negotiated, and these are very, very large contracts. The Samsung contract was greater than billion dollars. So, we had to do very careful, very thorough cost estimations for those contracts.

We had to do very careful tracking of costs.
In other words, we not only estimated the costs, but we
were able to then see what the actual costs were during
the components contracting operations.

And of course, at ISD, everything continued in the same vein except on a smaller scale.

13 Q. ISD being Information Storage Devices?

14 A. Information Storage Devices, yes.

Q. Did any of your experience give you any insightinto the cost structures of DRAM manufacturers?

A. Clearly. Not only did I have the experience of Intel's DRAM manufacturing in the very -- in the early years, but as manager of -- as director of components contracting, I had the opportunity to evaluate -visit, evaluate and gather data at the various DRAM factories that we were using for contract

23 manufacturing.

24 MR. DETRE: Your Honor, at this time we tender 25 Mr. Geilhufe as an expert in semiconductor design and

manufacturing, including manufacturing costs. 1 2 JUDGE McGUIRE: Any objection? 3 MR. DAVIS: No objection, Your Honor. JUDGE McGUIRE: All right, so qualified. 4 5 MR. DETRE: Thank you. 6 JUDGE McGUIRE: I just want to get that clear 7 again, he's being offered as an expert in --8 MR. DETRE: Semiconductor design and 9 manufacturing, including manufacturing costs. 10 JUDGE McGUIRE: Okay. 11 BY MR. DETRE: 12 Ο. Mr. Geilhufe, in this case we've heard a fair 13 amount about four features of DRAM technologies, programmable latency, variable burst length, dual edge 14 clocking and on-chip DLL. 15 16 Are you familiar with those technologies? 17 Α. I'm familiar with the terms and the concepts, 18 ves. 19 Okay, let me show you a document. Q. May I approach, Your Honor? 20 21 JUDGE McGUIRE: Yes. BY MR. DETRE: 22 23 Q. Mr. Geilhufe, I've handed you a document marked 24 as CX-1454. 25 Α. Yes.

Q. Let me just wait for it to come up on the
 screen. There we go.

3 Have you seen this document before?

A. Yes, I have.

5 Q. Have you reviewed it?

6 A. Yes, I have.

Q. I'll just note for the record that it's a
document that we've been identifying in this case as
either the PCT or the WIPO application that Rambus
filed in 1991.

In your review of the PCT application, Mr.
Geilhufe, did you reach an opinion as to whether all
four of those features, programmable latency, variable
burst length, dual edge clocking and on-chip DLL, are
disclosed in this application?

A. I reached an opinion that certainly a -- an experienced designer or an experienced design manager would be concerned that those features are, indeed, described in the PCT application.

Q. And when you say a designer, are you talkingabout a DRAM designer?

A. Excuse me, a DRAM designer or a DRAM designmanager.

Q. Have you reached an opinion as to whether thosefeatures, as described in this application, CX-1454,

are similar in form and function to corresponding 1 features in SDRAMs and DDR SDRAMs? 2 3 Α. I have -- yeah, I've reached a conclusion that in form and function, there is a considerable 4 5 similarity. 6 Okay. Now, you've -- have you discussed Ο. technical issues relating to DRAMs with other DRAM 7 8 designers during the course of your career? 9 A. Of course. I've had as many as 55 work for me, 10 so there was a great deal of discussion. 11 In your opinion, would any experienced DRAM Ο. 12 designer reach the same conclusion as you would? 13 MR. DAVIS: Objection, leading. 14 JUDGE McGUIRE: Sustained. 15 BY MR. DETRE: 16 Q. What is your opinion about what sort of 17 conclusion an experienced DRAM designer would reach 18 upon reviewing this application? 19 Α. It is my experience that a reasonably 20 knowledgeable, seasoned, experienced DRAM designer 21 would reach a similar conclusion as I did. I... 22 Q. Now, if I could ask you, Mr. Geilhufe, to put 23 yourself in the shoes of such an experienced DRAM 24 designer in the early 1990s. 25 Α. Yes.

Q. If you were working on designing an SDRAM incorporating programmable latency and burst length and came across the PCT application, what would you have done?

A. If I were the -- if I were in the role of the experienced designer, first of all, a caution flag would go up. I would -- I would study that topic to some extent, and I would then take my concern that the analysis would raise to my management and my peers for further analysis.

11 Q. And you've been in the role of a manager also, 12 haven't you, Mr. Geilhufe?

13 A. Absolutely.

14 Ο. If one of your designers had brought these 15 concerns to you as a manager, what would you have done? 16 As a responsible manager, recognizing that Α. 17 we're dealing with a very, very large economic impact issue -- that is, if a DRAM design infringes a patent 18 19 or potentially infringes a patent, it could use huge 20 economic losses to the company -- as a responsible 21 manager, I would then gather additional technical 22 analysis from specialists either in the process area, in the architecture area or in the systems area, and 23 collect a report from those technical specialists. 24 25 I would also -- particularly if the specialists

1 came back and said the concern has some validity, I
2 would then take the issue to corporate counsel,
3 corporate IP counsel or out-house -- outside IP counsel
4 and get a careful review.

Q. Now, in your opinion, would an experienced DRAM designer reviewing this application, CX-1454, have believed that any IP -- any patent claims Rambus could get from this application would be limited to a particular bus architecture?

10 A. Not -- not an experienced designer.
11 Experienced designers having some knowledge of
12 intellectual property recognize that a particular -13 let's say a circuit in a particular patent cannot be
14 used in some other patents.

A very good example, one of my patents was used in a totally different application and collected huge royalties for that application.

18 Q. Okay. Well, let me -- we can put this document 19 aside.

These four features that we have now introduced -- and I won't repeat them each time -- in what part of DRAM are these four features implemented? A. These are control features. They are the peripheral circuitry. They are not the memory part of the circuitry but the peripheral part of the circuitry.

Q. And could you explain in a little bit more detail the difference between the -- what you call the memory part of the circuitry and the peripheral circuitry?

A. Certainly. The largest part of a DRAM is a memory array or a number of memory arrays; that is, the memory cells, the sense amplifiers and the decoders and some multiplexers that are associated with actually storing information.

10 The periphery is the small outer portion of 11 logic that literally interfaces that memory array to 12 the outside world.

Q. If you were comparing the size of the peripheral circuitry on a DRAM to the size of the memory array, would you have some idea of how much area was occupied by each?

A. Clearly. In the memories -- in the DRAMs of the mid-nineties, approximately 90 percent of the active area was array-related, not periphery-related, and only about 10 percent of the area was periphery-related.

Q. And if we were looking at DRAM development costs, do you have just some general idea of how the development costs going into developing the memory array relates to the development costs related to the

1 peripheral circuitry?

| 2  | A. Yes. The memory arrays development includes         |
|----|--------------------------------------------------------|
| 3  | device and cell development, process development and a |
| 4  | lot of equipment development. That is the vast         |
| 5  | majority of the development cost. Hundreds of millions |
| 6  | of dollars can be spent in that particular domain.     |
| 7  | The development costs for the peripheral logic         |
| 8  | can indeed be significantly much, much lower,          |
| 9  | because there is no process development involved       |
| 10 | whatsoever.                                            |
| 11 | Q. And if you could just briefly describe what you     |
| 12 | mean by "process development."                         |
| 13 | A. Process development is the manufacturing            |
| 14 | process that a silicon wafer undergoes, as many as 400 |
| 15 | or 500 steps, distinct steps, including                |
| 16 | high-temperature processing, photo processing, those   |
| 17 | that is what is called the process, the manufacturing  |
| 18 | process.                                               |
| 19 | Q. Now, Mr. Geilhufe, have we asked you to             |
| 20 | estimate the cost impacts of some of the alternatives  |
| 21 | to these four features we've been discussing that have |
| 22 | been proposed by complaint counsel's technical expert, |
| 23 | Professor Jacob?                                       |
| 24 | A. Yes, you have.                                      |
| 25 | Q. And have you made those estimates?                  |
|    | For The Record. Inc                                    |

Α.

1

10

I have made those estimates, yes.

2 Now, in making these estimates of the cost 0. 3 effects of the proposed alternatives, did you make any 4 assumptions?

5 Α. Of course. Based on my experience, one has to 6 make volume assumptions, one has to make process 7 assumptions, one has to make assumptions about the 8 market to be able to model something, and I did, 9 indeed, make a number of assumptions.

Q. Okay. What assumptions did you make?

11 The most important one is I modeled what I Α. 12 consider first-tier manufacturers, that's one of the 13 top three, Samsung, Infineon, Micron, in that time 14 period. So, I'm modeling someone who has a great deal 15 of experience in the process.

16 Secondly, I had to make an assumption on the 17 volume that is associated, and I modeled a volume for each one of these cases at 20 million units. 18

19 Further, I had to make an assumption as to 20 where in the manufacturing life cycle this product 21 stood; that is, is it just starting or is it going 22 already well down the learning curve? And I -- my 23 model assumes that the product is already well in --24 down the learning curve. It has, if you will, 25 saturated its cost improvement already.

1 Q. And --

A. And the requirement for that, of course, is to run a 20 million unit volume, you need to be well down the learning curve.

Q. Now, if you had not made this assumption about
being well down the learning curve, would your cost
estimates have been different?

A. They would have been much, much larger, because
 the cost -- the base costs would have been much larger.
 MR. DETRE: Your Honor, we're going to be using
 a few demonstratives with Mr. Geilhufe. May I hand a

12 set up?

13 JUDGE McGUIRE: Yes, you may. Do we have those 14 already marked?

MR. DETRE: Yes, we do. And I'll also hand a set to Mr. Geilhufe.

JUDGE McGUIRE: Go ahead. You have one foropposing counsel, I assume.

MR. DETRE: I do. And we have, as I mentioned, premarked these with DX numbers, and if we could pull up the first one, DX-298, please, starting with the heading Cost Effect of CAS Latency Alternatives.

23 (DX Exhibit Numbers 298-301 were marked for 24 identification.)

25 BY MR. DETRE:

Q. Mr. Geilhufe, does this chart summarize your 1 2 opinions about the cost effects of certain alternatives 3 to programmable CAS latency proposed by Professor 4 Jacob? 5 Α. Yes, it does. 6 Did you assume any particular time frame when Ο. 7 making these estimates? 8 Α. The estimates for this -- excuse me, the time 9 frame for this estimate was in mid-1995. 10 Q. Okay. And do you have some understanding of what the total unit cost of a DRAM was in that time 11 12 frame? 13 Α. The mature, first-tier total unit cost was 14 approximately \$2, and that is what I used as my model. 15 Now, if we look at the very top row of this Ο. 16 chart, there are a number of headings, Process & 17 Storage Cell/Array, Product Design and so forth. 18 Do you see that? Yes, I do. 19 Α. 20 What do these headings represent? Q. 21 Those headings represent cost elements that I Α. looked at in detail that are involved in a DRAM. 22 23 Q. And if we look down the very first column where it says Fixed CL (CAS Latency), CL in Read/Write 24 25 Command and so forth, what's listed in that column?

A. That column lists the five alternatives that I
 evaluated for CAS latency.

Q. And then in the body of the chart, some of the cells are colored red and some are colored green and some are colored neither red or green.

6 Can you tell me what those colors represent?
7 A. Yes, as an old P&L manager, red means cost
8 increases; green means cost decreases.

9 Q. All right. What I'd like to do now is go 10 through that very top row about the cost factors that 11 you considered and have you explain a little bit about 12 each one.

13 So, starting at the left-most one, Process & 14 Storage Cell/Array, can you tell me what that means? 15 A. Yes, you may recall my earlier testimony that 16 the development the processes for a -- if you will, a new DRAM or to reduce the cell size or to increase the 17 18 density of the memory array is a very expensive aspect, and I wanted to make sure that I looked at each 19 20 alternative to see if it affected that particular 21 aspect.

Q. Okay. And under that, there's an "f" in
parentheses. Can you tell me what that means?
A. Yes, I looked at costs from a fixed cost point
of view, that is, a one-time expenditure for a

particular alternative, and that's what the "f" means. 1 2 Now, over the course of your career, have you 0. 3 had the occasion to make cost estimates involving process and storage cell/array costs? 4 5 Α. Yes, I have. 6 Can you explain when that's come up? Ο. 7 The last one was at a 64K DRAM in the 1988 time Α. 8 frame. 9 And if we could move on to the next column, Ο. 10 Product Design, could you explain what comes under that 11 heading? 12 A. Yes, this is the manpower required, the 13 computer time required, the simulations required to go 14 ahead and create a particular alternative. 15 Ο. And there's an "f" after that one also. 16 Right, that is a one-time cost, and it would Α. 17 get amortized over the entire population that gets 18 built. 19 And again, over the course of your career, have Ο. 20 you made cost estimates involving product design costs? 21 A. Yes. The design estimates I've made throughout 22 my career, the last one I believe was in 1998 or '97. 23 If we go to the next column, Wafer Plant, could Q. you please explain what wafer plant costs involve? 24 25 Α. Here I was trying to analyze whether new

equipment was required in the wafer factory to support the alternative.

3 Okay. And is that a fixed cost also? Ο. 4 Exactly. That would be a one-time cost. Α. 5 Ο. Have you made cost estimates involving this 6 cost factor in your career? 7 I have evaluated manufacturing -- excuse me, Α. 8 plant costs throughout the world through the entirety 9 of my career, yes. 10 Ο. The next column is Photo Tooling. Could you 11 please explain that? 12 Α. To process a silicon wafer requires reticles or 13 photo tools, and this is the one-time cost that is 14 required to create the tool for that particular 15 alternative. 16 Q. Now, you mentioned reticles. In this case we've sometimes heard the term "masks." Is there some 17 18 relationship between masks and reticles? 19 Α. Yes, the mask term is -- us old guys use mask 20 terms, the term "mask." That's what it was 20 years 21 ago. "Reticle" is the much more refined, much more 22 sophisticated term. 23 Q. And is that also a fixed cost? 24 That is a one-time cost for the population. Α. 25 Q. Have you made cost estimates involving this

1 factor during your career?

| 2  | A. I have not only made cost estimates, but I've        |
|----|---------------------------------------------------------|
| 3  | purchased photo tooling throughout my career, and as    |
| 4  | I the company on whose board I sit, one of the key      |
| 5  | elements is photo tool costs for their products.        |
| 6  | Q. The next column is Wafer Sort. Could you             |
| 7  | please explain what you mean by wafer sort?             |
| 8  | A. Yes. Once a wafer is processed                       |
| 9  | unfortunately, in the semiconductor industry, we don't  |
| 10 | build good units. We build lots of units, and then we   |
| 11 | decide a good die or we separate a good die from a bad  |
| 12 | die.                                                    |
| 13 | Wafer sort is the electrical test operation             |
| 14 | that identifies the good die on a wafer and rejects the |
| 15 | bad die on a wafer.                                     |
| 16 | Q. And under under Wafer Sort, you have a "v"           |
| 17 | in parentheses. Could you explain what that means?      |
| 18 | A. Yes, that cost is really dependent on the            |
| 19 | number of units that are being processed. So, it is a   |
| 20 | per-unit cost as opposed to a fixed cost.               |
| 21 | Q. What does "v" stand for?                             |
| 22 | A. Variable.                                            |
| 23 | Q. Have you made cost estimates involving costs         |
| 24 | related to wafer sort in the course of your career?     |
| 25 | A. Yes, throughout my career.                           |
|    |                                                         |

Q. If we go to the next column, Good Die Yield,
 could you please explain that?

A. Yes, probably the most important parameter in the life of a semiconductor businessman, it really identifies -- if you build a hundred units, do you get 30 good ones or 90 good ones or 99 good ones? The die yield is the percentage of good die versus die built.

Q. And you've identified that as a variable cost?
A. Again, yes, because that is literally -- it
changes on a per-unit basis.

11 Q. Okay. And have you had the occasion to make 12 cost estimates relating to good die yield over the 13 course of your career?

A. Throughout my entire career, throughout -- all the way through ISD, and I also had the opportunity to work many yield improvement programs over the years, which address exactly this issue.

18 Q. The next column is headed Packaging. Could you 19 please explain what you mean by packaging?

A. Yes, once we have a die and we decide it's a good die in wafer sort or potentially a good die in wafer sort, we take that die and put it through a manufacturing process that attaches leads to that die so that the -- a package can be put on the circuit board.
Q. And you've identified that as a variable cost?
 A. That's correct. That is a fairly well-defined
 variable cost in the industry.

Q. Have you had occasion to make cost estimates
relating to packaging during the course of your career?
A. Yes, throughout my entire career, I have either
contracted with assembly plants or packaging plants or

8 actually run them.

9 Q. The next column is Final Test & Good Unit 10 Yield. Please explain what you mean by that.

A. Yes, this is -- if you take the number of good die and you run them through the assembly, packaging and manufacturing process, there is some fall-out due to that processing, and there is some fall-out due to the fact that wafer testing is not as stringent as final testing. Final testing is to the specification, and that determines when we have a good unit.

18 Q. You've identified that as a variable cost?19 A. That is correct.

20 Q. Have you had occasion to make cost estimates 21 relating to final test and good unit yield during your 22 career?

A. Again, literally throughout my career, as lateas 1997, I've had to do that.

25 Q. Okay. The next column is headed Inventory.

1 What do you include under that heading?

2 There are two elements in inventory. One is Α. the work in process element; that is, in a factory, it 3 4 may take six weeks or eight weeks to complete all the 5 400 processing steps to create a finished wafer. That 6 means you have work in process inventory sitting in 7 that factory. If it's six weeks worth, you have six 8 weeks worth of inventory. So, I include work in 9 process inventory in fab, I include work in process 10 inventory in the assembly plants.

11 And the second element of inventory is the 12 finished product inventory; that is, once a product 13 passes final test and is determined as a good unit, it 14 then goes into finished goods inventory at the 15 manufacturers. It may go into inventory in a 16 distribution channel, and it definitely goes into 17 inventory by the user itself. So, we have a complete food chain, if you will, of inventories. And I've 18 19 attempted to identify that total cost.

20 Q. Okay. Have you treated that as a fixed cost or 21 a variable cost?

22 A. I've treated it as a variable cost.

Q. Okay. Now, the next -- oh, excuse me, I almost
forgot one of my questions.

25 Have you made cost estimates relating to

1 inventory costs over the course of your career?

A. Yes. You know, the best example that I can give you is in microcontroller processing, you tend to personalize the product in fairly small volumes for customers. In other words, you have lots of inventory at the end of the process, and then you personalize it for the customers.

8 In that particular environment, you tend to 9 overbuild, so you have enough units for the customer, 10 and then you tend to throw quite a bit of material 11 away, because it's not usable once it's personalized. 12 So, it's a good example of a particular part number 13 being built but may not have an application.

Q. And then the next column is headedQualification. Can you explain what that means?

16 Yes. Qualification, again, since the impact of Α. a mistake with a DRAM is monumental in terms of 17 18 economic impact on a Dell or on an Apple or someone 19 like that, very careful, extensive reliability 20 qualification takes place, and very careful 21 specification qualification takes place at the 22 manufacturer site, and it may actually take also place 23 at the consumer site.

Q. And you've identified that as a fixed cost?A. Yes, that is a one-time cost, because it

qualifies the particular line item, the particular
 product code.

3 Q. Have you made cost estimates relating to 4 qualification during your career?

A. Of course. I've not only made cost estimates,
but I've ran a large number of qualifications when I
was responsible for that function.

Q. And then finally, the last factor listed isBoard Complexity. Please explain what that means.

10 Α. Yes, we're now out of the realm of the DRAM 11 manufacturer, and we're in the space of the user. So, 12 if we changed a DRAM, for instance, we add more pins to 13 it or something, that may require a larger board area, 14 more real estate on the board, or it may require more 15 traces or some other effect like that, and that is the 16 effect that I was trying to establish with board 17 complexity.

18 Q. And you've identified that as a variable cost?19 A. Yes, I did.

Q. Have you had occasion to consider boardcomplexity over the course of your career?

A. Of course. When I was responsible for the systems operation, the quality and reliability functions of the systems operations, I was very sensitive to board size, board complexity factors and

1 how they affected manufacturing costs.

2 Well, let's now move, if we could, to the first Ο. row of this chart, which is headed Fixed CL (CAS 3 4 Latency). Do you have an understanding of the fixed 5 CAS latency alternative proposed by Professor Jacob? 6 Α. Yes. 7 What's your understanding? Ο. 8 My understanding is that he proposed, as Α. 9 opposed to having a programmable mode register with 10 variable CAS latency, he proposed, per the JEDEC spec, 11 three different CAS latency parts for the SDRAM and 12 five different CAS latency parts for the DDR RAM. 13 Q. And under various of the columns here, you've 14 stated "negligible." Could you just generally explain 15 what you mean when you identified a cost as negligible?

A. Yes. I wanted to show that I looked at that aspect of the cost model, and I determined that I could not identify either a significant enough increase or decrease. And by "significant enough," I used the 1 cent as my limit.

Q. Okay. So, let's then go to the first element here that is not listed as negligible, and under Product Design, you have, "Add," and then there's a tilda symbol. Could you explain what that tilda symbol represents?

A. Yes, that symbol means approximate. 1 Please 2 recognize that this is a model, and all the numbers on 3 the model, by its very nature, have to be approximate. 4 Now, in making these estimates, have you tried Ο. 5 to err on one side or the other? 6 Well, you will find as we go through here that Α. 7 generally I erred on the conservative side; that is, 8 the lower cost increases side. 9 Ο. Okay. So, under Product Design, you have got, 10 "Add approximately 100K --" does K mean thousand? \$100,000. 11 Α. 12 Ο. "-- per CAS latency part." 13 Could you explain why you've assigned \$100,000 14 per CAS latency part under Product Design? 15 Yes, to create a new product requires a number Α. 16 of significant steps during the design effort. The 17 actual design activity may be quite minimal, but it 18 may -- it definitely will require the characterization, 19 simulations work, and a minimum level in my experience 20 in a large company is about \$100,000 to do a new line 21 item, new product code. 22 Q. So, were you assuming that this was going to be 23 a minor design effort or a major design effort or 24 somewhere in between? 25 Α. This is a minor design effort.

Q. If we go to the next non-negligible column 1 2 under Photo Tooling, you have got, "Add approximately 3 \$50,000 per CAS latency part." 4 Could you explain that? 5 A. Yes, that is my estimate of the photo tooling 6 cost required. And what's that estimate based on? 7 Ο. 8 Α. That's based on the cost of photo tools today. 9 A photo tool set may cost between a million and a 10 million and a half dollars. This is the time frame 11 that goes back to 1995, and we're really only 12 addressing one mask. Q. Now, under Wafer Sort, you have, "Decreased 13 14 test time." 15 Could you explain why you're modeling a 16 decreased test time here? 17 A. Yes, by removing the variable CAS latency 18 function, you do not need to test the part for two or three different CAS latencies; you only need to test it 19 20 for one, and that very likely will reduce the test time 21 slightly. 22 Q. Okay. And what cost I guess decrease have you 23 assigned to correspond to decreased test time? 24 I assigned approximately 1 cent cost decrease Α. 25 at that point.

Q. Next, under Good Die Yield, you say, "Reduced
 yield due to speed distribution."

3 Could you explain what you mean by "speed 4 distribution"?

A. Yes. The semiconductor manufacturing process produces a distribution of results; that is, for instance, the access time of a hundred chips on a die may vary from 13, 14, 15, 16 nanoseconds. There will be a normal distribution, and that depends on a number of parameters, physical dimensions and what have you.

Q. Now, why would there be a reduced yield due to speed distribution if you went from programmable latency to fixed latency?

A. Programmable latency allows the user to -excuse me, allows the acceptance of the entire or the vast majority of the distribution.

Q. Why is that?

17

A. And that is because a slower part could be assigned a larger CAS latency, so a fast part could be CAS latency two or one, and a slower part could be a CAS latency three.

22 Q. And what happens if you go instead to fixed CAS 23 latency?

A. If you go to fixed CAS latency, the faster
part -- excuse me, the required -- the specification --

the test for the faster part will have some fall-out; 1 2 that is, there will be die that are functionally working, but they're not fast enough for that 3 particular specification, and they will be rejected. 4 5 Ο. And what in your estimation would the cost 6 effect be of this reduced yield due to speed distribution? 7 8 I have estimated that cost to be approximately Α. 9 3 cents or approximately 1 to 1 and a half percent. 10 Q. Okay. The next non-negligible item is under 11 Inventory. You've got three parts there. Could you 12 explain again why you chose to model this with three 13 parts? 14 Α. Well, again, to be on the conservative side. 15 The SDRAM has three CAS latency versions; the DDR RAM 16 has five. Just for conservatism sake, we modeled this 17 with three. Okay. And then you've got, "Add approximately 18 Ο. 2 cents per unit." 19 20 Is that right?

A. That is correct. I assumed that by going from
a single part to three different parts, that would add
approximately 1 percent to the total cost of the unit.
Q. Now, next you have under Qualification, "Add
approximately \$250,000 per CAS latency part."

1

Could you explain that?

A. Of course. Each part needs to be qualified before it can be sold in the marketplace, and the \$250,000 per line item, per part, is the qualification cost.

Q. Now, for some of these fixed costs -- let me
7 step back.

8 Could you give me what your bottom line then is 9 for how much it would cost per unit to go to a fixed 10 CAS latency alternative?

A. Yes, I estimated then in the mid-'95 time frame
it would be approximately 6 cents a unit increase.

Q. Okay. Now, how did you -- how did you do that calculation? How did you work in the fixed costs in order to arrive at a per-unit cost?

A. You may recall in my earlier testimony, I used a volume in my model of 20 million units as a significant line item volume, and so if you take all the fixed costs divided by 20 million units, you arrive at the -- and then add the variable costs and then arrive at the total.

Q. And is that generally the procedure you used in making your calculations when you have to convert a fixed cost to a per-unit cost?

A. Exactly.

Q. Let's move on then to the next row in your 1 2 chart, CAS latency in Read/Write Command. Could you 3 explain what you mean by that alternative? 4 Yes. There were two versions, I believe, in Α. 5 Dr. -- in Professor Jacob's report, but basically it's 6 to communicate the CAS latency value while the read/write command is issued. 7 8 And then under that, you have -- excuse me, the Ο. 9 first non-negligible number I see is under Product 10 Design, "Add approximately \$100,000." 11 Could you explain that? 12 Α. That's correct. I assumed a nominal or modest 13 design effort to go ahead and create that product. 14 Ο. And under Packaging, it says, "Negligible or 15 add approximately 1 cent for added pin." 16 Could you explain that? 17 Yes, again, it's sort of the conservative Α. 18 approach that we have. Professor Jacob suggested one 19 pin could be used for that aspect. In the packaging 20 environment, one can't really add just one pin in a 21 dual inline package; you have to add it in pairs. So, 22 in reality, we should be adding two pins or at least 23 the cost associated with two pins. So, I've added a cost of 1 cent if the pin is used. 24 25 Q. Okay. And what was your bottom line using

those numbers then on this alternative? 1 2 I then concluded that the alternative would Α. increase costs from about one-half a cent to as much as 3 4 2 cents. 5 Q. Let's move on then to your next row, which 6 relates to programming CAS latency with fuses. 7 Do you see that? 8 Α. Yes. And under Process & Storage Cell/Array, you 9 Q. 10 have, "None if use existing fuse technology." 11 Can you explain what you mean by that? 12 Α. Yes. Fuse technology is very important in the 13 manufacture of DRAMs, certainly in the '95 time frame 14 and still today. It's a critical element that is used 15 to repair defective parts of the memory array. 16 In the '95 time frame, the dominant fuse 17 technology used for that purpose -- and by "dominant," 18 I believe all the majors used it at that time -- is laser fuse technology, but I'm assuming here for this 19 20 analysis is that if a fuse is used, it's a laser fuse, 21 laser-blown fuse. 22 Q. What other fuse technologies are there other 23 than laser fuses? 24 There are certainly electrically programmable Α. 25 fuses. I had the pleasure or displeasure, I guess, of

developing some products in that space which were discontinued at Intel for reliability reasons, and it's a very simple mechanism. You blow a fuse open, and over time and over operation, it has a tendency to migrate back together. So, it's not quite -- quite satisfactory.

In addition to that, there are anti-fuse
technologies, both amorphous and dielectric, also with
some fairly peculiar reliability concerns.

Q. What is your understanding of whether such anti-fuse technology was being used in DRAMs in the time frame mid-1990s when you were making these estimates?

A. For the mid-1990s time frame, I believe themajor manufacturers were using laser fuses.

16 Q. Okay. And what is that belief based on?

A. My own personal experience with several of the
Japanese and Korean manufacturers. I do not have any
personal experience with Micron.

Q. Now, here you say under Process & Storage
Cell/Array, "None if use existing fuse technology."

Do you have an opinion about whether there would be a cost associated with the process and storage cell/array factor if a manufacturer that was not using anti-fuses then were to begin using anti-fuse

1 technology for its fuses?

2 A. Yes, I do.

3 Q. What's that opinion?

A. Anti-fuse technology is not generally available in the DRAM process. It requires what's called a metal insulator or metal structure that is not generally available --

3 JUDGE McGUIRE: Can we go back, and before you 9 go into that, could you explain to the Court what you 10 mean by "anti-fuse technology"?

11 THE WITNESS: Yes. Fuse technology -- fuse 12 technology is you take a conductor, and just like a 13 fuse at home, you blow it open, and in theory, it stays 14 open. In reality, on an integrated circuit, it has a 15 tendency to try to grow back together at some level.

Anti-fuse technology is the two -- the conductor is isolated, that is, there is no connection, and once you blow that fuse electrically, you create a connection. So, it is the inverse of a fuse.

20 JUDGE McGUIRE: All right, Mr. Detre.

BY MR. DETRE:

Q. Now, the laser fuses that you were talking about earlier, can you use those either before or after packaging?

25 A. The laser fuses can only be used at wafer sort,

1 before packaging.

2 Q. Okay. And how about anti-fuses?

A. Anti-fuses could potentially -- if they were
the right anti-fuses can potentially be blown after
packaging.

Q. Okay. And you were I believe explaining what sort of costs might be involved in adding anti-fuse technology if a DRAM manufacturer did not have that available.

10 A. Yes. If the anti-fuse technology module does 11 not exist in the DRAM process, adding that could be a 12 significant cost, and by "significant," the development 13 of that would be several million dollars in my opinion. 14 Ο. Okay. Now, under the next column, Product 15 Design, with respect to the fuse alternative, you have, 16 "Add approximately \$100,000."

17 Could you explain that?

18 A. Yes, one would need a new mask set if one19 wanted to use fuse technology for programming.

20 Q. Now -- and does that relate to product design?

21 A. I'm sorry?

Q. I was asking you about the \$100,000 figureunder Product Design.

A. That is correct.

25 Q. So, that's designing with the mask set?

A. No, it -- I apologize. I was getting in front 1 2 of myself. 3 No, this is purely the design effort to go ahead and provide for the fuses. That's all. 4 5 Q. Okay. Now, under Wafer Plant and Photo 6 Tooling, you have, "None if use existing fuse 7 technology." 8 Could you explain that? 9 Yeah, again, if the fuse technology is Α. 10 supported, like the laser fuses, there are no special 11 photo tools required for this alternative. 12 Q. Under Wafer Sort, you have, "Increased test 13 time." 14 Could you explain that? 15 Α. Yes. To laser-blow a fuse takes a bit of time, 16 and the product needs to go through a couple of steps, and I've added some test time if fuses need to be 17 18 blown. 19 And what's your estimate of how much that --Ο. 20 I've added approximately 1 cent. Α. 21 Under Good Die Yield, you have, "Reduced yield Ο. 22 due to speed distribution." 23 Is that -- is your opinion there similar to 24 your opinion under the fixed CAS latency row? 25 Α. It's the same.

And why is that? 1 Q. 2 Because again, once the fuse is blown, you have Α. a fixed CAS latency part. 3 Okay. And could -- and -- excuse me. 4 Ο. 5 What is your opinion of how much cost that 6 would add due to the reduced yield? 7 Approximately 3 cents. Α. 8 Three cents per unit? Ο. 9 Per unit, excuse me, yes. Α. 10 Q. The next non-negligible cost you had was under 11 Inventory, "Three parts add approximately 2 cents per 12 unit." 13 Could you explain that? 14 Α. Again, it's identical to a fixed CAS latency. 15 At this point, we have fixed CAS latency parts, so it 16 is the same as -- inventory cost as if we had built 17 fixed CAS latency parts from scratch. 18 Now, if I could stop here at inventory for a Ο. 19 second, you have estimated approximately 2 cents per 20 unit. Do you know of any actual cases involving 21 inventory problems and associated costs? 22 Α. Well, the DRAM industry is an interesting 23 industry because of the cost reductions that take place 24 in the industry over a relatively short time period. A 25 64-meg DRAM in 1994 may be \$40 or \$50 in cost, and 12

1 to 15 months later, it may only be \$4 or \$3 or \$2 in 2 cost, a very steep cost reduction.

3 A very good example of this, Apple Computer reported a \$27 million quarterly loss in 19 -- fourth 4 5 quarter of 1989, and they attributed the entire loss to 6 purchasing the wrong DRAM part. In other words, they 7 purchased a part that they could no longer consume in 8 their systems, and they had to write that part off. 9 That's a good example of the inventory cost in a very 10 macro sense.

JUDGE McGUIRE: Otherwise, then -- I'm sorry if I interject. Otherwise, what would cause in the DRAM industry this -- such a short-term change in its cost, other than the example you just cited with Apple?

15 THE WITNESS: Well, the cost reductions are 16 caused by the changes in manufacturing processes that 17 we use; that is, we go from 0.18 micron to -- 180 nanometers to 150 or 160 nanometers, so we can improve 18 19 the cost very quickly, and we solve yield problems very 20 quickly. You know, hundreds of engineers work on what 21 is causing yield problems. So, we get down the 22 learning curve very, very quickly.

23 JUDGE McGUIRE: All right.

24 I'm sorry, Mr. Detre, go ahead.

25 BY MR. DETRE:

Q. This Apple loss of \$27 million, do you know how that relates to -- if we were looking at that on the per-unit basis, how that relates to your estimate here of approximately 2 cents per unit?

5 A. Well, for Apple, it was probably a \$5 or \$6 per 6 unit loss.

Q. Are you familiar, Mr. Geilhufe, with the term8 "speed binning"?

9 A. Of course.

10 Q. Could you explain what you understand that to 11 mean?

12 Α. Again, the manufacturing process turns out a 13 distribution of performance; that is, access time of 14 various levels. Speed binning is the testing process 15 that says, yes, my part is faster than 15 nanoseconds, 16 that's maybe bin one; my part is faster than 18 17 nanoseconds, between 15 and 18, that's a bin two; and an 18 to 25, that's a bin three. That's what I 18 understand to be speed binning. 19

20 Q. Okay. And that's something that DRAM

21 manufacturers do?

A. Absolutely.

Q. Now, does the fact that DRAM manufacturers do this sort of speed binning, does that have any effect on inventory costs and having multiple parts?

A. Not -- not really. Consider that the slower part gets sold for a much lower price than the faster part, so the faster part carries a large premium over the slower part. So, I did not estimate or I did not include speed binning as an alternative, because it's too minor of a factor.

Q. Okay. Now, the next non-negligible item under Program CAS Latency With Fuses is under Qualification, you have, "Add approximately \$250,000 per CAS latency part."

11 Could you explain that?

12 A. Yeah, again, at this stage, we have fixed CAS13 latency parts. Each part needs to be qualified.

14 Q. And could you then tell me what your bottom 15 line is on what the cost effect would be of going to 16 the programmable CAS latency with fuses alternative?

17 A. The alternative I modeled here is approximately18 7 cents cost increase.

Q. And that, again, combines the variable costswith the fixed costs the way you described before?

21 A. That is correct.

Q. Okay. If we go to the next alternative, CASLatency Via Pins, do you see that?

A. Yes, I do.

25 Q. What's your understanding of that alternative?

A. The alternative is CAS latency is programmed with three bits in the program register, so we would have to provide three pins -- excuse me -- yes, we would have to provide three pins. Pins are added in a dual inline package in pairs of two. So, to add three pins would in reality require four pins.

Q. Okay. And then the first non-negligible entry you have there is under Packaging. Could you explain what your opinion is about how much this alternative would add to the packaging costs?

11 If we were to add four pins to the package, I Α. 12 modeled that as an increase of 4 cents. Again, one 13 should recognize that that's a very conservative 14 estimate. If we look at the JEDEC spec, the JEDEC spec 15 generates -- moves from a 44-pin package, not to a 46 16 or 48 for its next generation, but to a 54-pin package. 17 So, in other words, the JEDEC spec goes and adds ten 18 pins for the next generation. And then it actually 19 moves to a 66-pin package, adding 12 pins. So, it adds 20 it in larger increments. I modeled just adding the 21 four pins here.

Q. Okay. And then under Board Complexity, yousay, "May need different connector."

What do you mean by a connector?A. If we put four more pins on the memory and the

memory is on a DIMM, then now we need those four lines 1 2 to go from the DIMM to the motherboard. If those four 3 pins are no longer available on the connector, we may 4 need a larger connector there, and that may increase 5 that cost somewhat. 6 Okay. Are there any other changes to the Ο. 7 system that you would need in order to -- if you added 8 four pins to the DRAM? 9 A. Of course. The controller would have to be 10 modified, and I did not model that cost. 11 Would you need more pins on the controller? Ο. 12 Α. Of -- you would need more pins, and you would 13 need a change in functionality. 14 Ο. Okay. And would you need any other changes to 15 the board? 16 And the board would have to -- the bus on the Α. 17 board would have to be increased by at least four. 18 Q. And so without adding any additional costs, 19 then, that might have come from the controller or the 20 board, what is your bottom line there on the 21 alternative of adding CAS latency -- what is your 22 bottom line on the alternative of setting CAS latency 23 via pins? 24 My conclusion is an increase of 4 cents for Α. 25 this particular alternative.

Q. Okay. Then if we could go to the last line on 1 2 this chart, No CAS Latency Asynchronous DRAM, can you 3 explain what you understand by that alternative? Yes. Certainly in the early nineties, 4 Α. 5 asynchronous DRAM was the standard way of producing 6 DRAM, EDO DRAM, what have you, and if no CAS latency --7 no programmable CAS latency is required, we would 8 reduce the test time, and that would be the only 9 effect. 10 Q. And how much do you think the test time would be reduced? 11 12 Α. I believe the test time would be reduced by 13 approximately -- would -- the cost for test time would 14 qo down by approximately 1 cent. 15 Ο. Okay. So, what then is your bottom line on 16 that alternative of asynchronous DRAM? 17 I see that alternative as a cost improvement. Α. 18 Of approximately how much? Q. 19 Of approximately 1 cent. Α. 20 Q. Okay. 21 That concludes the -- this particular chart, 22 Your Honor. Perhaps this might be a good time for a 23 break. 24 JUDGE McGUIRE: Sure, let's take a ten-minute 25 break, and we'll return. We're in recess. For The Record, Inc.

1 (A brief recess was taken.) 2 JUDGE McGUIRE: You may proceed at this time, 3 Mr. Detre. Thank you, Your Honor. 4 MR. DETRE: 5 BY MR. DETRE: 6 Q. Could we pull up DX-299? 7 Mr. Geilhufe, does this chart summarize your 8 opinions about the cost effect of certain of the 9 alternatives to programmable burst length proposed by 10 Professor Jacob? 11 Α. Yes, it does. 12 Ο. Okay. Now, I -- did you assume any particular 13 time frame when making these cost effect estimates? 14 A. Yes, I assumed the mid-1990s time frame, 1995 15 approximately. 16 Q. Now, I will note that there are fewer factors 17 listed on the top row of this chart than on the 18 previous chart going to programmable CAS latency. 19 Could you explain why that is? 20 A. Yeah, for clarity, we -- I removed the columns 21 that were negligible through all the alternatives so 22 that we would have a somewhat simpler chart here, still 23 fairly complicated though. 24 Okay. If we could go to the first row, then, Ο. 25 relating to the fixed burst length alternative, could

you explain what you understand by that alternative?
A. Yes, that is -- the read command would ask for
a fixed burst length as opposed to a programmable burst
length.

Q. And if we look, then, at the first non-negligible entry under Product Design, "Add approximately \$100,000 per burst length part," could you explain that?

9 A. Certainly. You will find that fixed burst 10 length is identical to fixed CAS latency. It has 11 exactly the same characteristics. So, the \$100,000 is 12 a design effort for each part type.

Q. Okay. And then the next entry under Photo Tooling, "Add approximately \$50,000 per burst length part," could you explain that?

16 A. Since the parts are different, each part needs17 a photo tool.

18 Q. And then under Wafer Sort, "Decreased test 19 time," could you explain why there would be decreased 20 test time?

A. Very much the same as for CAS latency; that is, if you only need to test for a -- for one burst length, that shortens the test time, and I assumed that would improve the cost by a penny, approximately a penny. Q. And the next, under Inventory, you say, "Four

1 parts."

2 Why have you assumed that there were four 3 parts?

The JEDEC spec calls for four parts. 4 Α. 5 Q. And what's your cost estimate of how much 6 having four parts would add to inventory costs? Inventory costs increase by the number of 7 Α. 8 parts, and I modeled this particular level of 9 inventory -- excuse me, line item increases increase 10 the inventory costs, and I modeled for four different 11 line items a cost increase of approximately 3 cents. 12 Ο. Three cents per unit? 13 Α. Per unit. 14 Ο. And then under Qualification, you have got, 15 "Add approximately \$250,000 per burst length part." 16 Could you explain that? 17 Again, it's a separate part, separate Α. 18 qualification, and \$250,000 for that part. 19 Ο. Now, could you tell me what, then, your bottom 20 line is for the cost effect of the fixed burst length 21 alternative to programmable burst length? 22 Α. I estimated that the fixed burst length would 23 increase the cost approximately 4 cents per unit. 24 And once again, you've combined variable 0. 25 per-unit costs with fixed costs as you described

1 before, by averaging the fixed costs over 20 million 2 parts?

Over 20 million units, that is correct. 3 Α. 4 Ο. If we could go then to the next row, Burst 5 Length in the Read/Write Command, could you explain 6 what you understand by that alternative? 7 Exactly -- of course. Again, it is the same Α. 8 alternative or same explanation as CAS latency in the 9 read/write command. It would require a product design 10 effort, nominal product design effort of approximately 11 \$100,000, a fixed cost, and it may or may not add a 12 pin, and that may or may not add packaging costs. 13 Q. Okay. And then you have the same bottom line 14 there as you did with the corresponding alternative for 15 CAS latency? 16 Yes. I modeled this as a cost increase of a Α. 17 half a cent to approximately 2 cents. 18 Ο. Okay. If we could move then to the next row, Program Burst Length with Fuses, and under Process & 19 20 Storage Cell/Array, under Wafer and under -- where it 21 says Wafer at the top of this chart, is that Wafer 22 Plant? 23 Α. Yes, I apologize. We missed a word.

Q. Under Process & Storage Cell/Array and under
Wafer Plant and under Photo Tooling, you state, "None

if use existing fuse technology." 1 2 Could you explain that? Again, just as for the CAS latency alternative, 3 Α. this assumes using laser-blown fuses. 4 Q. 5 Under Product Design, you have, "Add 6 approximately \$100,000." 7 Could you explain that? 8 Yes, for each part, one would need a product Α. 9 design effort, a very nominal product design effort. 10 Q. Under Inventory, you have, "Four parts add approximately 3 cents per unit." 11 12 Could you explain that? 13 Again, it's the same explanation as for fixed Α. 14 burst length. At this point, once the fuses are blown, 15 we have separate part numbers, and I modeled that cost 16 of the separate -- of the four parts as a 3 cent adder. 17 JUDGE McGUIRE: You know, to the extent that we 18 can tie in his prior testimony to any of these other 19 three charts, that may help to expedite this, Mr. 20 Detre. 21 I'll try to do a better job with MR. DETRE: 22 that, Your Honor. 23 BY MR. DETRE: Is your opinion about qualification and adding 24 Q. 25 \$250,000 per burst length part the same as the For The Record, Inc.

Waldorf, Maryland (301) 870-8025 1 corresponding number for CAS latency?

2 A. It is.

3 What, then, is your bottom line for the Q. alternative of programmable burst length with fuses? 4 5 Α. I modeled this as a cost increase of 6 approximately 5 cents. 7 If we could then move to the next alternative, Ο. 8 Fixing Burst Length With Terminate Command, do you see 9 that? 10 Α. T do. What is your understanding of that alternative? 11 Ο. 12 Α. It's -- I apologize. That is to program or --13 excuse me, to supply the -- to not have any burst 14 length command at all, but to terminate the burst operation with a burst terminate command. 15 16 Q. Okay. And you have under Product Design, "Add approximately \$200,000." 17 18 Could you explain that? Yes, I considered that the design effort would 19 Α. 20 be considerably more complicated, and quite frankly, it 21 may not even be possible to do a burst length of one 22 with a terminate command, is just not possible. 23 Q. Could you explain why not? 24 Because a read command is issued or a write Α. 25 command, it takes one cycle to execute before a burst

terminate command could be encountered, and at that 1 2 point, you already have two bits of data coming out. 3 What, then, in terms of cost anyway, if it were Q. technically feasible, what would the cost increase be 4 5 of this alternative? 6 I modeled this cost increase purely as a design Α. 7 cost increase at approximately 1 cent. 8 Q. If we could go then to the next alternative, 9 Burst Length Via Pins, is -- is your understanding of 10 how this alternative works similar to your 11 understanding of how you would set CAS latency via 12 pins? 13 That is correct. Again, we would need three Α. 14 bits of information. 15 Okay. Under Packaging, you say, "Add Ο. 16 approximately 2 cents per unit." 17 Could you explain how you arrived at that 18 figure? 19 Yeah, again, I used a conservative approach to Α. 20 Since we had a pin left over -- let me stop. modeling. 21 My assumption is that if pins are being used to 22 program burst length, then they would also be used for 23 programming CAS latency. We've already used four pins 24 for CAS latency, so I only need two more pins to 25 support the burst length. If the burst length were all

1 by itself, it would be four pins.

2 And then under Board Complexity, is your Ο. opinion about the changes to the board and controller 3 that would be required similar to your opinion about 4 5 the corresponding alternative for CAS latency? 6 Α. It is identical, yes. 7 What, then, is your bottom line on the Ο. 8 alternative of setting burst length using pins? I modeled this cost as an increase of 9 Α. 10 approximately 2 cents. If we could look then at the last row on this 11 Ο. 12 chart, Burst-EDO Style Protocol, what's your 13 understanding of that alternative? 14 Α. It's exactly the same as burst asynchronous 15 DRAM in the CAS latency alternative. It's basically --16 I apologize. I'm getting in front of myself. 17 It is to use the asynchronous EDO-style memory. 18 Okay. And is your opinion about the 1 cent Q. 19 cost decrease in that case similar to your opinion 20 about the alternative of using asynchronous DRAM in the 21 CAS latency alternative? 22 Α. It is the same. 23 Okay. If I could go back for just one second Q. to the -- we are going to stay on this chart, but if I 24 25 could go back to the top row, the fixed burst length

1 alternative, for one second, you had -- you had assumed 2 four parts there, Mr. Geilhufe?

3 A. That's correct.

6

Q. And for fixed CAS latency, you had assumedthree parts. Is that right?

A. Three parts for the SDRAM.

Q. If you were to go with the fixed CAS latency alternative instead of programmable CAS latency and the fixed burst length alternative instead of programmable burst length and you wanted to allow for all of the possible combinations of CAS latency and burst length allowed for in the JEDEC SDRAM specification, how many total parts would you need?

A. For the SDRAM, you would need 12 parts; that is, three times four. For the DDR RAM, you would need 16 15 parts. The DDR RAM provides for five CAS latencies.

17 Q. How would that affect your cost estimates 18 relating to fixed burst length and fixed CAS latency?

A. It would increase the -- well, first -- it
would increase the inventory costs dramatically.

21 Q. Let's then go to DX-300, a chart headed Cost 22 Effect of Dual-Edged Clock Alternatives. Does this 23 chart, Mr. Geilhufe, summarize your opinion as to the 24 cost effect of certain of the alternatives to dual 25 edged clocking that Professor Jacob proposed?

1 A. It does.

2 And did you use any particular time frame in Ο. 3 making these estimates? Yes, for -- since this is through the DDR RAM, 4 Α. 5 I used the late nineties time frame. 6 Now, this chart has even fewer cost elements Ο. 7 along the top. Could you explain why? 8 Again, the cost elements that were negligible Α. 9 for each of these alternatives were removed, were 10 analyzed but were removed from the chart. 11 Now, if we could look, then, at the first 0. 12 alternative, Interleave on-chip Memory Banks, two 13 clocks, if -- if JEDEC had chosen this alternative 14 instead of dual edged clocking, what's your opinion of how much that would have added to product design costs? 15 16 Α. In my opinion, that is a more significant 17 product design effort of the peripheral circuitry, and it would add approximately \$250,000 to implement that 18 solution. 19 20 Okay. And why is it a -- do you think it's a Ο. 21 more sophisticated effort with respect to the 22 peripheral circuitry? 23 Α. Well, let's say the design effort is only in

23 A. Well, let's say the design effort is only in 24 the peripheral circuitry, and it's a more sophisticated 25 design effort compared to, let's say, a fuse, which is

1 a very simple design effort.

2 Okay. Now, if we look under Good Die Yield, 0. you say, "Reduced due to additional critical die area." 3 4 Do you see that? 5 Α. Yes. 6 What do you mean by "critical die area"? Ο. 7 As I described earlier, the memory component is Α. 8 about -- the active area is about 90 percent memory 9 array. We have a unique technology called redundancy 10 technology that can repair defective portions in the 11 memory array. It's a very important part of the 12 manufacture of DRAMs. And the way that works is the tester identifies a defective row or column or sector 13 and replaces that with a spare sector that is 14

15 functional. So, in essence, this large part of the die 16 has some repairability associated with it, and a defect 17 occurring there may not cause die failure.

18 The periphery does not have any redundancy 19 capability. So, a defect in the periphery I call the 20 critical die area, because a defect there will cause 21 die failure.

Q. And why would this alternative reduce -- sorry.
Why would this alternative result in additional
critical die area?

A. Because we are now taking two banks of data and

combining them. That's going to require some 1 2 circuitry, some multiplexing circuitry, some timing circuitry, which is critical in nature. 3 4 Q. Okay. And what -- what is your opinion as to 5 the cost effect of going with this alternative instead 6 of dual edged clocking? I reduced the die yield by approximately 2 7 Α. 8 percent for this particular solution. 9 Okay, and what --Ο. 10 Α. And it costs -- and that costs approximately 3 11 cents. 12 Q. Okay. If we could go, then, to the next 13 non-negligible number under Final Test & Good Unit Yield, you say, "Increased Complexity testing." 14 15 Could you explain what you mean by that? 16 Yes, we now need to activate two banks, add Α. 17 some clocking circuitry. It may not be possible to 18 test that as efficiently at wafer sort as if that circuitry were not there, and therefore, at final test, 19 20 we have a slightly higher fall-out. 21 Okay. And what would the cost effect of that Ο. 22 higher fall-out be? 23 Α. And I modeled that at a 2 cents cost effect 24 increase. 25 Q. So, what, then, is your bottom line as to what

the estimated cost increase or decrease would have been 1 2 if JEDEC had chosen this alternative instead of dual edged clocking? 3 4 Α. I estimated the cost increase to be approximately 6 cents a unit. 5 6 If we could go then to the next row, Interleave Ο. 7 Memory Banks on DIMM, what's a DIMM, Mr. Geilhufe? 8 It's a dual inline memory module, a small Α. circuit board that has 16 or 30 -- 16, 18 or 36 -- 32 9 or 3 -- I can't -- 16 or 18 DRAMs on it. 10 11 Ο. Sixteen or 18? 12 Α. Yes. 13 Are you sure it's not eight or 16? Q. Sixteen or 18. 14 Α. 15 Ο. Sixteen or 18? 16 Yeah, the IBM versions, remember? A parity bit Α. 17 adds a memory. 18 Oh, okay, got you. Q. Under Board Complexity, which is the only 19 apparently relevant entry here, you say, "Add multiplex 20 21 and driver circuits." 22 Could you explain why this alternative would 23 require the addition of multiplex and driver circuits? 24 Clearly this alternative requires no change to Α. 25 the DRAM itself at all. It is only a requirement at
the DIMM level, where you now take two DRAMs and merge 1 2 the data of the two DRAMs at the DIMM level together, and that requires multiplexing circuitry, similar to 3 4 the circuitry that the first alternative has on board, 5 but here it is a set of separate components and may 6 require clock drivers also. 7 And what in your opinion would adding that 0. 8 multiplexer and driver circuitry cost? 9 I estimated that cost to be approximately \$4 Α. 10 for multiplexers and clock drivers. 11 And how do you get from that to a per-unit Ο. 12 cost? 13 Again, we used a 20 million unit --Α. 14 Ο. This is on the DIMM, right? 15 On the -- oh, thank you. Α. 16 No problem. Q. 17 This -- since we're now on a DIMM, the one-time Α. 18 cost gets amortized over 16 memory components, which is the smallest number of units -- memory components on 19 20 the DIMM, and that's how we arrive -- I arrived at the 21 25 cent increase in cost. 22 Q. \$4 divided by 16? 23 Α. That is correct. 24 If we could go then to the next row, the Double Ο. 25 DRAM Data Width from x16 to x32, do you see that?

2 What's your understanding of that alternative? Ο. 3 My understanding is we would take a DRAM that Α. has 16 I/O pins or a bus of 16 I/Os and add an 4 5 additional 16, in other words, double the data width. 6 Q. So, under Product Design, you have, "Add 7 \$250,000." 8 Could you explain that? 9 Yes, this now requires significant redo of the Α. 10 peripheral circuitry, adding 16 I/O drivers and the 11 necessary timing and multiplexing associated with that. 12 Ο. And then under Good Die Yield, you have, "Reduced due to additional critical die area." 13 14 Could you explain what that means? 15 A. Yes, to add the additional I/O circuitry takes 16 a considerable amount of critical die area, and I modeled that amount of die area to be -- to cost about 17 18 5 cents. 19 Okay. Then if we go on to the Packaging Ο. 20 column, you say, "Use BGA." 21 What does BGA mean? 22 Α. If we add 16 I/Os to the package -- I'm sorry, 23 I'm not answering your question. BGA means ball grid 24 array package. 25 Q. And what is that?

That is a type of package that can have many 1 Α. 2 more pins than the dual inline or JEDEC TSOP package. 3 And why in your opinion would you have to use Ο. 4 that type of packaging? 5 Α. The largest TSOP package that JEDEC specified 6 was 66 as a standard industry standard package. To add 16 pins, one -- it is my belief that one would have to 7 8 qo to a ball grid array package. 9 Q. And how much would that cost? 10 Α. And I modeled that cost at 25 cents. 11 Q. So, then, in your opinion, if JEDEC had chosen 12 this doubling DRAM data width alternative instead of 13 dual edged clocking, what would the bottom line cost 14 effect have been? 15 Α. The bottom line cost effect would have been a 16 31 cent increase, approximately, per unit. Let's move on then to the next row, Double 17 Ο. 18 Clock Frequency. Could you explain what you understand 19 by that alternative? 20 My understanding is instead of using, let's Α. 21 say, a 200-megahertz clock, use a 400-megahertz clock. 22 Ο. And under Product Design, you have got, "Add 23 approximately \$100,000." 24 Could you explain that? 25 Α. Yes, the faster clock would have to have some

receding circuitry, so there's a nominal design change
 that has to take place.

Q. Under Final Test & Good Unit Yield, you have,
"Higher speed testing."

5 Could you explain what higher speed testing6 would be required?

A. Yes, because we are operating the clock at twice the speed than current technology, that is a significant step up in testing, and the test equipment changes significantly. Test equipment changes and yield changes would result.

12 Q. And what would the cost effect of that higher13 speed testing be?

14 A. The higher speed testing would result in 15 approximately a 4 cent increase in yield and test 16 costs.

17 Q. And then under Board Complexity, you have,18 "On-DIMM clock required."

Could you explain what you mean by that? A. Yes. To distribute this much higher frequency signal on -- the double frequency signal on the DIMM would require a -- an on-DIMM clock circuitry, possibly on-DIMM PLL/DLL.

Q. And how much would that add to the cost?A. I estimated that cost based on product

1 availability from various manufacturers at

2 approximately the \$3.80. That cost is a very strong 3 factor of frequency. Some of these parts can cost as 4 much as \$7 or \$8 at high frequencies and can be less 5 than this at low frequencies.

Q. And then what is your bottom line about what the cost effect would have been if JEDEC had chosen to double the clock frequency instead of using dual edged clocking?

10 A. I estimated the cost increase to be 28 cents11 approximately.

12 Q. A 28 cent increase?

13 A. A 28 cent increase, approximately.

14 Q. And then if we go to the last row on this 15 chart, Asynchronous Toggle Mode, do you see that? 16 A. Yes.

Q. What is your understanding of the asynchronoustoggle mode alternative?

A. That is basically to stay with the mid-'95 technology of asynchronous DRAMs. Of course, the general wisdom at the time was that that was not feasible, but I made a real attempt to see if it could be designed, and it -- I made some very basic assumptions as to how much work it would take to design it.

Q. Okay. And under Product Design, you have, "Add 1 2 approximately \$250,000." 3 Could you explain that figure? Α. Yes, this -- again, it's similar to the Double 4 5 DRAM Data Width column -- excuse me, row. It's a 6 significant design task. 7 Under Good Die Yield, you say that would be Ο. 8 reduced due to additional critical die area. Could you 9 explain why that additional critical die area would be 10 required? We'd have considerable additional critical die 11 Α. 12 area, and I modeled this as a 10 cent increase. 13 Q. Okay. And under Packaging, you say, 14 "Additional pin." 15 Why would an additional pin be required? 16 Professor Jacob suggested that in his solution, Α. and I modeled that. 17 18 Q. Okay. 19 Notice I modeled it only as a single pin, not Α. 20 the two pins that would likely be required in a TSOP 21 package. 22 Q. Okay. And then what, then, is your bottom line conclusion about what the cost effect would have been 23 24 if JEDEC had gone with asynchronous toggle mode instead 25 of using dual edged clocking? For The Record, Inc. Waldorf, Maryland

(301) 870-8025

9611

I estimated that cost increase to be approximately 12 cents. 2 3 Let's move on then to the next chart, DX-301, Ο. and does this chart summarize your opinion, Mr. 4 5 Geilhufe, about the cost effect of certain of Professor 6 Jacob's alternatives to using an on-chip PLL or DLL? 7 Α. Yes, it does. 8 Okay. The first row, Double DRAM Data Width, Ο. 9 is that essentially the same as the double DRAM data 10 width alternative that you discussed with respect to 11 dual edged clocking? 12 Α. Exactly. It is exactly the same. 13 And what is your conclusion then about how much Q. 14 that alternative would cost? 15 Α. That alternative would increase the cost by 16 approximately 31 cents. 17 Q. Let's move on, then, to the second row on this 18 chart, Move DLL to DIMM. Could you explain what you understand that alternative to mean? 19 20 To take the DLL circuit block and remove it Α. 21 from the DRAM and add a set of circuits that carry the 22 same functionality at the DIMM level. 23 Okay. Now, under Wafer Sort, you say that test Q. 24 time would be decreased. Why is that? 25 Α. Well, we remove a fairly sensitive circuit

1

Α.

block, the DLL on chip. That takes time to test. 1 We 2 reduce that -- we remove that test time. 3 What would the cost effect --Ο. 4 Α. And that would decrease the cost by 2 cents in 5 my opinion. 6 Okay. Under Good Die Yield, you say that there Ο. 7 would be a slight yield increase. Can you explain 8 that? 9 Again, the DLL is -- would be a critical die Α. 10 area, and I would assume that would increase the sort 11 yield somewhat and would improve the cost by 12 approximately 1 cent. 13 Okay. And then finally, under Board Q. 14 Complexity -- should that be red under Board 15 Complexity? 16 Yes, I apologize. We got the color wrong. Α. 17 Well, I am not sure that you were responsible Q. 18 for the colors, but in any case, why would an on-DIMM 19 DLL be required here? 20 That, of course, is the alternative that Α. 21 Professor Jacob offers here. 22 Q. Okay. And how much would that cost? 23 And the on-DIMM DLL, again, would cost Α. approximately \$3.80 on -- for the DIMM and would be 24 25 then a function of the frequencies that were supported.

Q. Okay. And then how would you translate that
 into a per-unit cost?

A. I would divide the \$3.80 by 16, that is, amortize it over 16 DRAMs, and then, of course, reduce that number by the improved test time and yield numbers.

Q. Okay. And then once you've done that, then,
what is your bottom line about what the cost effect
would have been if JEDEC had chosen to go with a DLL on
the DIMM instead of an on-chip PLL or DLL?

A. I modeled that cost as a cost increase ofapproximately 21 cents, approximately.

Q. Now, Mr. Geilhufe, if you were going to implement one of the alternatives for on-chip DLL and another alternative for dual edged clocking that we've discussed and yet some other alternatives for programmable latency and burst, how would you calculate the total cost effects?

A. The cost effects would all be additive.
Q. Now, have you reached any opinions about the
difficulty or ease of actually implementing the
alternatives that you considered, assuming that they
were technically feasible?

A. Yes, I considered that in the design phase of this analysis and the manufacturing phase of this

1 analysis.

2 Q. Okay. When could these alternatives be most 3 easily implemented if you were going to try to

4 implement them?

5 Α. In DRAM manufacturing, there is a routine 6 improvement -- the way costs are improved is by making 7 changes to the product and the process on an as-needed 8 basis, and that can happen as often as every six months 9 or six to twelve or six to eighteen months. Every time 10 one of these changes for either yield or process 11 reasons are implemented, many of these if not all of 12 these alternatives could possibly be implemented if 13 they're technically feasible.

14 Q. Okay.

15 Thank you, Mr. Geilhufe, that's all I have. 16 JUDGE McGUIRE: Thank you, Mr. Detre. 17 At this time, we will hear the cross 18 examination by complaint counsel. Mr. Davis? MR. DAVIS: Let me try to operate the ELMO for 19 20 a second, because I have a question about the slides. 21 If I could have a minute or two just to learn how to do 22 that. 23 (Pause in the proceedings.) 24 CROSS EXAMINATION

25 BY MR. DAVIS:

Q. Just a guick guestion about the slides, I 1 didn't quite understand. Well, that's actually good 2 3 enough for my purposes, because I just need to ask you 4 about the colors. I understand the red, that's -- you think the 5 6 cost goes up, so that's red. 7 Α. Yes. 8 And green, you think the cost goes down, so Ο. 9 that's green. 10 Α. That's right. 11 I'm a little confused about the yellow and the Ο. 12 gray, however. What does the yellow refer to? 13 It's just to help us delineate one row from the Α. 14 next. It has no significance. 15 Q. Okay. So, the gray is to delineate from the 16 yellow, okay. I will take that off for now. 17 Now, prior to your report in this case, Mr. 18 Geilhufe, you billed about 41 hours to come up with 19 your opinions and express them in your report. Is that 20 right? 21 I don't recall exactly. Something like that. Α. 22 Q. Okay. You reviewed Professor Jacob's report 23 prior to --24 Yes, I did. Α. 25 Q. And you reviewed the documents listed in

Exhibit B of your report prior to writing your report? 1 2 Yes, I did. Α. 3 And those references listed in Exhibit B, those Ο. are the documents that you relied on in putting 4 5 together your opinions, in addition to your experience? 6 I primarily relied on my experience and my Α. knowledge, industry knowledge. 7 8 Okay. Your opinions didn't depend on any Ο. 9 communications you had with Rambus attorneys? 10 Α. They did not depend on any communication with 11 Rambus attorneys. 12 Q. And they didn't depend on any communications 13 you had with Rambus employees?

14 A. They did not depend on any communications with15 Rambus employees.

Q. And your opinions didn't depend on any communications you had with any other experts in the case?

A. They did not -- they did not depend on them,no.

Q. There were no documents that you wanted to see that you didn't get a chance to see prior to submitting your report?

A. I would have wanted to see cost documents from a number of companies, but no documents that were

1 available.

2 Q. Okay. And there were no people that you 3 thought you needed to speak to that you didn't get a 4 chance to speak to? 5 I spoke with the people that I felt I needed to Α. 6 speak to. 7 Now -- and so -- you already told me, in fact, Ο. 8 in coming up with your opinions, you relied primarily 9 on your experience? 10 Α. That is correct. 11 Okay. Now, after your report but prior to your Ο. 12 deposition, you spent between five and ten hours 13 preparing for the deposition in the case? 14 Α. Something like that, yes. 15 Ο. And that work consisted, in part, of reviewing 16 your report? 17 Α. That's correct. 18 And speaking to Mr. Detre? Q. 19 Α. Yes. 20 Actually, Dr. Detre. That was the point for a Q. 21 little conversation we had earlier. He has his Ph.D. JUDGE McGUIRE: Oh, all right. You should have 22 23 told us that earlier in the proceeding. 24 MR. DETRE: I apologize, Your Honor. I usually 25 try to make that point right at the beginning.

1 MR. DAVIS: If he wasn't going to say it, I 2 wasn't going to bring it up. 3 JUDGE McGUIRE: Okay. 4 BY MR. DAVIS: 5 Q. You also reviewed the Jacob rebuttal report 6 prior? 7 Yes, I did. Α. 8 And you talked about that report with Mr. Ο. 9 Detre? 10 Α. Yes, I did. 11 And you also reviewed the deposition of Dr. Ο. 12 Martin Peisl? 13 Yes, I vaguely remember reading that. Α. And that was because Mr. Detre asked you to 14 Ο. 15 review it? 16 That's correct. Α. 17 And did you talk with Mr. Detre about that Q. 18 deposition? I'm sure it came up during discussions. 19 Α. 20 But that was the only deposition you read prior Q. 21 to having your own deposition taken in this case? No, I read -- I believe I read the Jacob 22 Α. 23 deposition, also. 24 Okay. Now, nothing in Professor Jacob's Ο. rebuttal report or his deposition, if you had read it 25 For The Record, Inc. Waldorf, Maryland

9619

(301) 870-8025

before your own deposition, made you think you needed to do any more work to confirm your conclusions in your report?

A. That is correct, nothing.

Q. Okay. And nothing you read in Dr. Peisl's
deposition made you think you needed to do any more
work to confirm your conclusions?

8 A. That is correct.

9 Q. Now, after your deposition but prior to your
10 testimony here today --

11 A. Yes.

12 Q. -- have you read any additional deposition 13 transcripts other than your own?

A. I've reviewed a whole series of documents, and quite frankly, I don't remember what they all are. I'm not very good at names.

Q. I think most of the engineers we've had so farhaven't been so good with the names.

19 A. I'm one of them.

20 Q. Do you recall any additional deposition

21 transcripts that you did review?

A. Let's see, there were various ones, and I justdon't recall the specifics right now.

24 Q. You don't recall any names?

25 A. I think the -- the -- the Becker one -- yeah,

Becker, the deposition of the fellow from Siemens --1 2 from Infineon. 3 The DRAM fabrication plant manager is who Ο. you're referring to? 4 5 Α. Yes. 6 Have you been reading the trial transcript? Ο. I'm sorry, I -- I believe it was the trial 7 Α. 8 transcript of Dr. -- of Mr. Becker, not the deposition. JUDGE McGUIRE: Now, let's be clear here for 9 10 the record. You're talking about the trial in Infineon 11 or the trial here at -- the FTC proceeding? 12 MR. DAVIS: Well, I'll clarify that. BY MR. DAVIS: 13 14 When you're saying you read the trial Ο. 15 transcript of Mr. Becker, you are referring to the 16 trial transcript in this case? I believe that was it. I -- I'm not well 17 Α. 18 versed in all the labels, but I believe that was it. 19 I think that's the best we are going to be able Ο. 20 to do. 21 Now, have any other facts or have any facts 22 come to your attention that made you think you needed 23 to do any additional work to confirm your conclusions 24 in this case? 25 Α. No.

Q. Now, what did you do to ensure that the 1 2 analysis that you did was the type of analysis that's done at JEDEC? 3 I did not do anything. I did my analysis which 4 Α. 5 has proven to be quite successful over the years. 6 You never reviewed any JEDEC meeting minutes? Ο. I did not. 7 Α. 8 You never reviewed any JEDEC policy manuals? Ο. 9 Α. I did not. 10 Q. You never spoke to any JEDEC employees to 11 determine how the questions you were asked to answer 12 are answered at JEDEC? 13 I was not -- I don't even know whether the Α. 14 questions I was asked to answer were ever asked at JEDEC, so I -- there's not a good -- I don't have an 15 16 answer. 17 Well, the answer is you never did speak to any Q. 18 of the JEDEC --19 Α. Correct. 20 Q. -- employees to determine how they would answer 21 that question? I never spoke to a JEDEC member. 22 Α. 23 You never asked to speak to any JEDEC Q. 24 employees? 25 Α. They're not employees; they're JEDEC members.

Q. Well, there's both JEDEC employees, Mr. 1 2 Geilhufe, and JEDEC members. 3 Oh, I see. I spoke neither to JEDEC employees Α. nor JEDEC members. 4 5 Q. I was just about to make that clarification 6 myself. 7 Thank you. Α. 8 And you never spoke with Rambus' JEDEC Ο. 9 representative? 10 Α. I did not. Did you ever ask to speak with Rambus' JEDEC 11 Ο. 12 representative? 13 No, I did not. Α. 14 Ο. Okay. 15 I felt I could give a much better opinion Α. 16 without hearing what someone who has a strong opinion 17 feels. 18 Now, have you ever been to JEDEC yourself? Ο. 19 Α. I -- yes, I attended a -- one JEDEC meeting a 20 long time ago. 21 Q. Now, I'm not sure -- are you confusing a JEDEC 22 meeting with an IEEE meeting? 23 Α. I believe I attended a JEDEC meeting once. 24 Because when I asked you that question at your Ο. 25 deposition, you said that you had never attended any

1 JEDEC meetings.

2 It was a very long time ago, and I -- I -- my Α. 3 recollection right now is I -- since I'm in Washington, and I think I was here once for a JEDEC meeting. 4 5 Q. How long ago do you think that was? 6 Α. That was probably 20 years ago. 7 Okay. Other than that one meeting 20 years ago Q. 8 at JEDEC, the only other standard-setting organization 9 meeting that you recall attending were one or two IEEE 10 meetings while you were an employee of Intel. Is that 11 right? 12 Α. Yes, reliability physics IEEE meetings, I believe. 13 14 Ο. And that would have been sometime between 1973 and 1988? 15 16 That is correct. Α. 17 But -- and what was the subject of those Q. 18 meetings? I'm sorry. 19 My sense is reliability physics meetings. Α. 20 Reliability physics? Q. 21 Yes, that's the name of the committee. Α. 22 Q. And you never supervised anyone who attended 23 standard-setting meetings in the DRAM industry? 24 There -- I believe there were people -- that Α. 25 there was a person in the organization when I was

responsible for memory development. 1 2 Now, when I asked you that question in your 0. 3 deposition, you told me that you had never supervised anybody who had --4 5 Α. I didn't, but there was someone in my 6 organization, not someone I supervised. 7 Q. Okay. 8 JUDGE McGUIRE: You're talking about the 9 organization at Intel? 10 THE WITNESS: At Intel, yes. 11 BY MR. DAVIS: 12 Q. Now, the only person you remember supervising 13 whose job responsibility included attending 14 standard-setting organization meetings was an employee 15 of Intel who briefly reported to you in this time 16 frame, sometime in 1975? 17 Α. Oh, I think you're referring to Dick Pashley 18 and the nonvolatile activity, yes. Thank you for 19 reminding me. 20 I want to go back to your background a little Ο. 21 bit. So I understand, and I want to make sure I've got 22 my notes right, the last time you contributed to a DRAM 23 design was sometime in the mid to late 1980s. Is that 24 right? 25 Α. It depends on what you mean by "contribute." I

3 Ο. 4 was in 1978. Is that right? 5 Α. 1978, I -- that is correct. 6 Ο. 7 to in the mid to late 1980s, that was at a point in 8 your career where DRAM design was not your primary 9 function. Is that right? 10 Α. That's correct, it was one of the 11 responsibilities. 12 Ο. And that contribution to DRAM design in that 13 14 15 for it. 16 Components contracting business. Α. 17 Right. Is that accurate, that contribution was Q. 18 That is correct. 19 Α. 20 And at that point, Intel was no longer Q. 21 manufacturing DRAMs? I was contracting DRAMs for Intel which 22 Α. 23 24 the contract manufacturing concept is you use other 25 people's factories and sometimes other people's --For The Record, Inc. Waldorf, Maryland (301) 870-8025

probably contributed later on through informal

2 discussions, but formally, that is correct.

1

And your last hands-on DRAM design experience

Now, the design -- the design you contributed

period was while you were at Intel, and I called it the Intel contracting business, but you had another phrase

related to the Intel components contracting business?

turned -- which were branded as Intel DRAMs. It's --

other companies' products to build them, brand them 1 2 with your own name, and market them, and this was the Intel DRAM business at that time. 3 Q. So, Intel itself wasn't manufacturing any DRAMs 4 5 at that point? 6 A. Oh, quite to the contrary. I was manufacturing 7 under contract in a factory. 8 They were being manufactured in a factory owned Ο. by a company that was not Samsung. Is that right? 9 10 Α. That is correct, but a factory under my 11 control. 12 Ο. It was under your control? 13 Α. Yes. 14 Now, the DRAMs that were being produced in Ο. 15 factories that were under your control weren't designed 16 at Intel, were they? 17 Those particular ones were not designed at Α. 18 Intel. Intel was not designing DRAMs at that time 19 anymore. 20 Now, during the relevant time period, which was Ο. 21 1995 for tables one and two and I guess, what, 1999-2000 for tables three and four, you weren't 22 23 designing DRAMs, were you? 24 A. Of course not. I was an executive in the 25 industry. I was no longer designing.

And you weren't supervising the design of 1 Q. 2 DRAMs, were you? 3 That's correct, I was not supervising designs. Α. 4 And you have never designed an SDRAM? Ο. 5 I personally have never designed an SDRAM, no. Α. 6 And you've never managed or supervised the Ο. 7 design of an SDRAM? 8 Α. No, I have not. 9 And you've never designed a DDR SDRAM? Ο. 10 Α. No, I have not. 11 And you've never managed or supervised the Ο. 12 design of a DDR SDRAM? 13 Α. Nope. 14 Ο. Have you ever designed a JEDEC-compliant DRAM? 15 No, I have not. Α. 16 Okay. Now, one of the things you mentioned in Q. 17 your experience was that you were working at Winbond 18 from 1999 to 2000. Is that about the right time frame? 19 Yes, I was a Winbond employee during that time Α. 20 period. 21 And that was after Winbond had bought ISD. Ο. Is 22 that right? 23 Α. That is correct. 24 But you never -- you never designed a DRAM for Ο. 25 Winbond, did you?

No, Winbond didn't design any DRAMs. 1 Α. 2 And you never supervised the design of a DRAM Ο. while you were at Winbond? 3 4 Α. T did not. 5 Ο. Now -- and your manufacturing experience at 6 Winbond was limited -- I'm going to try to be accurate 7 here -- to being aware of the volumes and types of 8 DRAMs that were being manufactured and the 9 profitability of the DRAM business? 10 Α. That's correct. 11 And you didn't do any work relating to DRAM Ο. 12 manufacturing costs while you were at Winbond? I -- I did do some work related to DRAM 13 Α. 14 manufacturing at Winbond. A DRAM manufacturer needs 15 to -- can only use their factory for a relatively short 16 time period, one or two or three years, and then they 17 have to move on to the next generation of DRAM. Many of the DRAM manufacturers will not use a factory for 18 19 more than one or two generations, but the factory still 20 has useful equipment, useful people and processes. 21 I did an extensive analysis of the capability 22 of the DRAM fab and how it could be used to produce 23 other products, what other products could be produced and at what cost. So, I was quite familiar with the 24 25 various elements of equipment that was available in the

1 factories and the skills of the people.

2 Q. Now, you were saying that a DRAM manufacturer can only use their factory for a relatively short time 3 4 period for DRAM, something like one, two, three years. 5 Is that right? 6 Yeah, not one year. It's longer than one year, Α. 7 but it's a finite life, and the life is shorter than 8 the life of the -- clearly the building or the 9 equipment. 10 Q. So, they use -- they use that same factory for 11 other products? 12 Α. Exactly. 13 The fabrication plant that you were referring Q. 14 to in your work with ISD, you said you worked with a 15 DRAM fab? 16 Α. Um-hum, yes. That was the Kihun 1 fab. Is that it? 17 Q. 18 Yeah, Kihun 1 was a fab that went through that Α. 19 transition, and I also went through that transition on 20 Kihun 2. 21 Q. And those were the fabs you were talking about 22 when you said you had experience with DRAM fabrication 23 plants when you were at ISD. Is that right? 24 That is correct. Α. 25 And the Kihun 2 fab -- am I pronouncing that Q.

1 right, "Kihun"?

2 Α. "Kihun" is close. 3 That's as close as I can get. Q. 4 Kihun 2, that was put together -- that was 5 constructed, I'm sorry, in 1985. Is that right? 6 Α. '85 or '86, that was definitely in that time 7 frame. 8 And the Kihun 1 fab was --Ο. Was earlier, it was before that. 9 Α. Kihun 1 was built before? 10 Q. 11 Α. Yes. 12 Q. Was it like 1982-1983, something like that? 13 Let's see, my first visit to that fab was Α. 14 somewhere in '84, somewhere in that time period. 15 Ο. So, before '84? 16 Α. Yes. 17 Now, one of your opinions in this case that you Q. 18 gave this morning involved an analysis of the Rambus 19 patent application along with the JEDEC standard. Do 20 you remember that from this morning? 21 Analysis of the PCT application. Α. 22 Q. Yes, that's what I was referring to. 23 Α. Okay. I actually wrote '898 on my notes. 24 0. 25 Going to the conclusions you reached on the

patent application, you read that patent application 1 2 along with the JEDEC standard. Is that right? 3 That is correct. I only reviewed those two Α. 4 documents. 5 Q. And the conclusions you reached that -- I'm 6 sorry, strike that. 7 The conclusions you reached were that some of 8 the technologies described in the JEDEC standard are 9 similar in form and function to some of the 10 technologies described in the Rambus patent 11 application? That's correct, that's what I -- yes. 12 Α. 13 And by "similar in form," you mean either an Q. 14 architectural characteristic or physical characteristic 15 is similar between the JEDEC standard and the patent 16 application? 17 Architectural context, application context or Α. circuit context. 18 19 When you said "application context," what did Q. 20 you mean by that? 21 A. For instance, a mode register, the concept of 22 using a programmable register is an application context 23 to me. 24 Well, and you also said that they were similar Ο. 25 in function.

1 A. And -- of course, they are.

2 So, by "similar in function," you mean that if 0. 3 someone -- if something does one thing in the patent application, the PCT application, and it does the same 4 5 thing in the standard, that the functions are similar? 6 Α. I'm sorry, I don't think I understand. 7 Okay, I'll say it -- I'll ask the question Q. 8 again. 9 By -- you found that -- you believed that the 10 functions in the patent application, the PCT 11 application, and the standard were similar in form and 12 function, and I'm trying to understand what you mean by "form" and what you mean by "function." 13 14 So, I'm asking you by "function" --15 Α. Yes. 16 Q. -- do you mean that -- do you mean that if 17 something does one thing in the patent application and 18 it does the same thing in the standard, that the functions are similar? 19 That is correct. I -- yes. 20 Α. 21 Now, you thought that it was irrelevant that Ο. 22 the engineers who might have read the patent 23 application --24 THE REPORTER: I'm sorry, I didn't hear the end 25 of that.

BY MR. DAVIS:

2 Q. I'll reread the question.

3 You thought that it was irrelevant that the 4 engineers who might have read the patent application 5 were at JEDEC. You didn't consider that as part of 6 your conclusions.

A. That has no bearing on my analysis. Myanalysis was to review the documents.

9 Q. So, you didn't consider what effects the JEDEC 10 patent disclosure rule would have had on the analysis 11 done by the JEDEC representatives?

12 A. I did not.

Q. And you didn't consider the effects of what the good faith obligations on JEDEC members had on the expectations of its members?

16 A. I did not. I only considered what a designer 17 or a design manager would do by being confronted by the 18 two documents.

19 Q. You didn't consider the effects of Rambus' 20 behavior at JEDEC on the analysis done by the JEDEC 21 representatives?

22 MR. DETRE: Objection, Your Honor. The witness 23 has asked and answered. The witness already answered 24 what he did, that he did not consider any JEDEC stuff. 25 MR. DAVIS: I'm asking specific --

JUDGE McGUIRE: Well, this is another question, 1 2 so I'll entertain this new question. Overruled. BY MR. DAVIS: 3 O. You didn't consider the effects of Rambus' 4 5 behavior at JEDEC on the analysis done by the JEDEC 6 representatives? 7 I did not consider it, and I have no knowledge Α. 8 of their behavior. 9 And you didn't consider the potential impact of Ο. 10 other information that the engineers at JEDEC might have had about Rambus? 11 12 Α. Of course not. I only compared two documents. 13 Okay. Now, I'd like to show you a document Q. 14 that's been marked as CX-1309, which is a Rambus 15 technology and applications overview. 16 May I approach, Your Honor? JUDGE McGUIRE: Yes. 17 18 THE WITNESS: Oh, boy. BY MR. DAVIS: 19 20 You won't be going through all those pages. Q. 21 Could you turn to page 28 of CX-1309? Now, 22 what you are looking for in terms of the page numbers 23 are on the corner, do you see the page numbers there? It says CX-1309-028? 24 25 Α. There we go, got it. Twenty-eight.

1 Q. Twenty-eight.

2 A. Okay.

3 Q. And do you see that there's a diagram on the 4 left --

5 JUDGE McGUIRE: All right, now, before we get 6 into that, I am going to need to know exactly what this 7 document is for the record, Mr. Davis, so could you lay 8 a foundation?

9 BY MR. DAVIS:

Q. Okay, this is a -- as I understand it, a Rambus technology and applications overview. I mean, we have seen documents like this.

A. Excuse me, sir, I didn't understand the answer.
JUDGE McGUIRE: Could you restate what this
document is for the witness?

16 MR. DAVIS: Sure.

17 BY MR. DAVIS:

Q. This is a Rambus technology and applications overview, a description of the Rambus technology, and on page 28, do you see that there's a diagram on the left-hand side that's labeled SDRAM?

22 A. Yes.

23 Q. And a diagram on the right labeled RDRAM?

24 A. Yes.

25 Q. Did you consider the effects of this diagram or

diagrams like it on the question of how an experienced 1 2 engineer at JEDEC would view the Rambus patent? 3 Of course not. As I indicated earlier, I only Α. considered the JEDEC specification, JC-21, and the PCT 4 5 application. 6 Had you ever seen a diagram like this before? Ο. 7 I've seen thousands of diagrams. Α. 8 Do you recall seeing a diagram like this Ο. 9 before? 10 Α. I have never seen this diagram, no. 11 Okay. Now, could you turn to page 212 of Ο. CX-1309? Again, it's the same page numbering. 12 13 Α. Bear with me. 14 Ο. Sure. 15 Α. I've got it. 16 Do you see there's a column on the left-hand Q. 17 side describing RDRAMs and a column on the right-hand side describing SDRAMs? 18 19 Α. Yes, I do. 20 Did you consider the effects of this table or Q. 21 tables like this on the question of how an experienced 22 engineer would read the Rambus patent? 23 Α. As I said, I have only reviewed the JEDEC 24 document and the PCT application. 25 Q. Okay, you can put that aside.

A. As to the specific answer to your question, no,
 I have not seen this document.

3 Thank you, you may put that aside. Ο. 4 So, your opinion in this case relating to the 5 PCT application was that engineers should recognize 6 certain features in that application. Is that right? My opinion is that I recognized certain 7 Α. 8 features based on my design experience that would cause 9 me concern. 10 Q. And you thought that that would cause any 11 experienced DRAM designer concern? 12 Α. I concluded that it will cause concern to an 13 experienced designer. 14 Q. Now, could you please list the other features 15 that you saw described in the PCT application? I 16 believe you have the PCT application in front of you if 17 you want to refer to it. 18 I would suggest that we could be here all Α. afternoon. I mean, it's a document of 139 pages. 19 20 Could you list any of the features of the Ο. 21 patent application? There's a whole lot of software, a whole lot of 22 Α.

23 other features. I was only asked to focus on the four 24 features that are under contention here.

25 Q. So, the -- based on your review of that patent

1 application, you were able to identify the four 2 features that you were asked to identify in that patent 3 application?

A. As I indicated in my report, yes, I was able to
identify that an experienced DRAM designer should -would show concern and would evaluate very carefully
whether he could go ahead with some of these features.

Q. I'd like to talk a little bit about your9 conclusions regarding programmable burst length.

10 A. Okay.

11 Q. In your testimony, you stated that an 12 experienced DRAM designer would find commonality 13 between the variable block size of the PCT and the 14 programmable burst length of the mode register. Is 15 that accurate?

16 A. That's correct.

Q. And by "programmable burst length of the mode register," you were referring to the mode register that's described in JEDEC's standard 21-C, Release 9? A. That is correct.

Q. And part of that standard is actually
referenced, isn't it, in your Appendix B to your
report? It's one of the documents you relied on.
A. That is correct.

25 Q. And by "variable block size," you're referring

to a particular bit of language from the PCT 1 2 application. Is that right? 3 Let me read to you something from your -- from 4 your report that --5 Α. Please. 6 -- related to that same opinion, and it's going Ο. 7 to be complicated because it's patent language, so we 8 are going to have a lot of open parens and stuff. I'll 9 try to be clear. 10 Α. Can I have a copy of my report, please? 11 Absolutely, absolutely. Ο. 12 Α. Thank you. 13 I should have done that first, I'm sorry. Q. 14 Α. Thank you. 15 MR. DAVIS: May I approach, Your Honor? 16 JUDGE McGUIRE: Go ahead. 17 THE WITNESS: Thanks. BY MR. DAVIS: 18 19 And in fact, for your reference, I'm referring Q. to something that's on page 6 of your report. 20 21 Thank you. Α. 22 Q. Paragraph 17. 23 Your Honor, we don't have this in the database, 24 I don't think, so may I approach? 25 JUDGE McGUIRE: Yes, okay, that will be fine.

1

BY MR. DAVIS:

2 Okay, "Page 27, (23) block size [0:3] Specifies Ο. 3 the size of the data block transfer," and you have three dots, "if block size one is zero, then the 4 5 remaining bits give a block size to the power of two." 6 Now, actually, in your deposition, you have a 7 slight correction to the report language, right, which 8 was that "block size one is zero" should actually read "block size zero is one." Is that right? 9 10 Α. That's correct. 11 But with that correction, your report describes Ο. 12 your opinion in this area? That is correct. 13 Α. 14 Now, in your analysis, you identified three Ο. 15 factors that were relevant to your opinion that an 16 experienced DRAM engineer would find commonality between the variable block size in the PCT and the 17 18 programmable burst length of the mode register. Is that right? 19 20 Α. Yes, I did. 21 And those three factors were the diagram in one Ο. 22 document looks like the diagram in the other, the two 23 documents use the same word, and they describe the 24 parts with similar function, correct? 25 Α. I don't have that information in front of me,
so I can't vouch for it, but it sounds right. 1 2 Okay. Well, why don't I give you a copy --Ο. 3 JUDGE McGUIRE: Mr. Detre? MR. DETRE: Your Honor, I just object generally 4 5 to the use of this expert report. It is not evidence. 6 It can be used to impeach, but that's not how Mr. Davis 7 is using it. 8 JUDGE McGUIRE: Mr. Davis, that's correct, so how do you intend to proceed in this matter? 9 MR. DAVIS: Well, Mr. Geilhufe described his 10 11 conclusions in this matter regarding the patent 12 application, but he didn't describe the basis in his 13 testimony. He did describe the basis for that testimony in his report. 14 15 JUDGE McGUIRE: Then to that extent you can 16 inquire. 17 MR. DAVIS: Thank you, Your Honor. BY MR. DAVIS: 18 19 Actually, I think I should give you a copy of Q. 20 your deposition as well on this. 21 Thank you. Α. 22 MR. DAVIS: May I approach? 23 JUDGE McGUIRE: Yes. 24 BY MR. DAVIS: 25 Q. Now, the two documents use different words to

describe this concept, correct? I mean, one uses 1 2 "programmable burst length," the other one uses 3 "variable block size," so they're different terms. Different terms describing the exact same 4 Α. 5 function. 6 Q. Now, I'd also like to show you document CX-234, which is the JEDEC 21-C, Release 9 standard, so you'll 7 8 have that in front of you as well. 9 Yes, I have it here. Α. 10 Q. You have the PCT application. Let me get the 11 JEDEC standard. 12 Α. All right, good. 13 MR. DAVIS: May I approach, Your Honor? 14 JUDGE McGUIRE: Yes, go ahead. 15 THE WITNESS: We're weighing down the little 16 table here. 17 MR. DAVIS: It's happened before. 18 JUDGE McGUIRE: That's not the only table that we've used, so... 19 20 THE WITNESS: I can imagine. 21 BY MR. DAVIS: 22 Q. Now, if you could turn to page 150 of CX-234, 23 and if you like, Mr. Geilhufe, there's a -- the image 24 is on the screen in front of you, although I understand it --25

There's something out of whack on mine. I have 1 Α. 2 a 146 and then a 176. The 150 doesn't seem to be 3 there. 4 Ο. Why don't I give you this copy. This copy has it. 5 6 May I approach? 7 JUDGE McGUIRE: Go ahead. 8 THE WITNESS: A bigger copy. Thank you. 9 BY MR. DAVIS: 10 Q. We're looking at page 150. 11 Α. I have 150. 12 Ο. You have 150 in front of you now? 13 Α. Yes. 14 Ο. This is the diagram of the mode register that 15 you were referring to, is it not? 16 That's correct. Α. 17 Now, I'm going to give you another document, Q. 18 and I have to apologize for it, because you already have the document in another form, but it's RX-185, 19 20 which is the PCT again. My references on my outline 21 are to that. Is there some question on the JEDEC document? 22 Α. 23 There is no question yet. Q. 24 Α. Oh. 25 MR. DAVIS: May I approach? For The Record, Inc. Waldorf, Maryland

9644

(301) 870-8025

1 JUDGE McGUIRE: Yes.

2 BY MR. DAVIS:

3 Now, could you turn to page 29 of RX-185, and Q. by 29, I'm referring to the exhibit page numbers. 4 5 Α. The exhibit page number is 29 and the document 6 number is 27? 7 I believe that's right. Ο. 8 Α. Okay. 9 Now, could you focus on line 23 and the Ο. 10 language that is quoted -- I'm sorry, could you focus 11 on line 23 of that? That's the language that's quoted 12 in your report. Is that right? 13 Α. Okay. 14 Now, the reference to block size there is a Ο. 15 reference to a part of a request packet. Is that 16 right? 17 I don't see the reference to a request packet. Α. 18 Okay. Could you turn to page 21 of the PCT, Q. 19 which is page 23 of the exhibit, and look at the 20 paragraph that starts on line 21? 21 Okay, I'm on page 21. Α. 22 Q. And you're looking at line 21, the paragraph 23 that starts on line 21? Are you there? 24 There's no paragraph that starts there. Α. Ιt 25 looks different. My 21 looks different from the one on

1 the screen.

| 2  |          | MR. DAVIS: May I approach?                       |
|----|----------|--------------------------------------------------|
| 3  |          | JUDGE McGUIRE: Go ahead.                         |
| 4  |          | THE WITNESS: What page?                          |
| 5  |          | BY MR. DAVIS:                                    |
| 6  | Q.       | Twenty-one.                                      |
| 7  | Α.       | Ah, thank you.                                   |
| 8  | Q.       | There you are.                                   |
| 9  | Α.       | There we go. Thank you for your help.            |
| 10 | Q.       | Now, the first sentence of that paragraph        |
| 11 | states,  | "In a preferred implementation of this           |
| 12 | inventio | on shown in Figure 4, a request packet contains  |
| 13 | 6 bytes  | of data 4.5 address bytes and 1.5 control        |
| 14 | bytes."  |                                                  |
| 15 |          | Do you see that?                                 |
| 16 | Α.       | Yes.                                             |
| 17 | Q.       | And then the paragraph continues onto the next   |
| 18 | page, co | prrect?                                          |
| 19 | Α.       | Yes.                                             |
| 20 | Q.       | Why don't you turn to the next page.             |
| 21 | Α.       | Okay.                                            |
| 22 | Q.       | So, if you look at the last sentence of that     |
| 23 | same pa: | ragraph, it states that, "The last byte contains |
| 24 | address  | valid" I'm sorry, "AddrValid (the                |
| 25 | invalida | ation switch) and the remaining address bits,    |
|    |          | , _, _                                           |

address (36:39), and block size (0:3)," then it says 1 2 "control information" in parentheses. 3 Do you see that? 4 Α. Yes. 5 Q. Does that indicate to you that block size is 6 part of a request packet in the language that you 7 quoted? 8 Α. In this description, it could very well be. 9 Could you turn to page 129 of the exhibit? Ο. 10 Α. Page 129? 11 This is the patent application. Are you on Ο. 12 page 129? 13 Yes, I am. Α. 14 You see a diagram at the top labeled Figure 4, Ο. 15 correct? 16 Α. Yes. 17 At the bottom of that figure, you see block Q. size 0:3. Do you see that? 18 19 Α. Yes, I do. 20 Now, is Figure 4 the diagram in the PCT Q. 21 application that you believe looks like the diagram in the JEDEC standard? 22 23 Α. Not at all. 24 Could you leaf through that -- and if you look Ο. 25 at the last pages of the PCT application, you'll see

1 that all of the figures are together. So, could you
2 pull out the figure from the PCT application that you
3 believe looks like the mode register diagram?

A. I did not refer to any figures in my analysis. I referred to the term "block size" in my analysis and that block size is very similar to burst length, has the same function. How the information is transmitted to the chip and stored on the chip is -- is -- was not something that I was concerned about.

MR. DAVIS: I am going to move to strike, nonresponsive.

12 JUDGE McGUIRE: Sustained.

13 BY MR. DAVIS:

14 You stated earlier that you had three things 0. 15 that you considered in determining whether these 16 features were similar in form and function. One was 17 the words were the same, and we agreed the words aren't 18 the same. One was the diagram is the same, right, and 19 you said the diagram was the same, and I was asking you 20 to point out the diagram that you were referring to. 21 So, could you find the diagram in the patent 22 application that you were referring to? 23 Α. I cannot. That diagram does not exist in this

24 application.

25 Q. Okay.

JUDGE McGUIRE: Well, then, I'm unclear then as 1 2 to what -- if the question is inaccurate regarding your 3 prior testimony, then what other diagram had you referred to? 4 THE WITNESS: I referred --5 6 JUDGE McGUIRE: And we're assuming that this -that what he just said is true. 7 8 THE WITNESS: And I may have misspoken. 9 JUDGE McGUIRE: All right, that's why I'm 10 asking you this so we can clarify it. 11 THE WITNESS: Clearly -- and I appreciate the 12 opportunity to clarify. Clearly block size, the 13 technical concept of block size and the technical 14 concept of burst length to me, as an -- as an engineer, 15 have great similarity, and I drew that conclusion. 16 They were not the same words, but they have -- they are 17 the same function. 18 JUDGE McGUIRE: All right, Mr. Davis. BY MR. DAVIS: 19 20 Is that because you believe they're implemented Q. 21 in the same way in the patent application and in the 22 JEDEC standard? 23 Α. No, they generate the same result. 24 So, they don't -- they don't operate the same 0. 25 way in the application and in the JEDEC standard. Is

1 that right?

2 They generate the same result in terms of the Α. number of bits that get either written or read. 3 Q. Now, I asked if you believed that they're 4 5 implemented in the same way in the patent application 6 and the JEDEC standard. I'm not sure you answered the 7 question. 8 Do you believe they're implemented in the same 9 way in the patent application and in the JEDEC 10 standard? 11 Α. Please note, the JEDEC standard is a 12 specification. It does not require implementation. 13 How something gets implemented is up to the 14 manufacturer or the designer. 15 MR. DAVIS: I move to strike, Your Honor. It's 16 not responsive. 17 JUDGE McGUIRE: Well, I'm not going to strike that one. I do think it does to some extent answer 18 19 your question. It may not be quite the way you had 20 hoped, but you know, I'm going to leave it in. And I'm 21 still somewhat unclear as to what's on the table in 22 terms of the pending question, so you may want to go 23 back. 24 MR. DAVIS: Well, there is no pending question 25 at this point.

JUDGE McGUIRE: Well, I meant the prior 1 2 He's answered it to the extent that you question. 3 weren't pleased with it, so maybe we can go back into 4 that if you care to do so. 5 MR. DAVIS: I might after a break. I want to 6 make sure I think it through. 7 JUDGE McGUIRE: Okay, all right. 8 BY MR. DAVIS: 9 Now, let's move on to the -- to another topic 0. 10 here. You also testified regarding the DLL on the 11 DRAM, that an experienced DRAM designer would find 12 commonality between the JEDEC on-chip DLL and the 13 on-chip DLL that you believe was disclosed in the PCT 14 application. Is that right? 15 Α. That is correct. 16 Now, you have the JEDEC standard in front of Q. 17 you, don't you? That's correct. 18 Α. 19 Could you show me where in the JEDEC standard Q. 20 you have in front of you there's a diagram that's the 21 same as that in the PCT application? 22 Α. Again, the JEDEC standard is a specification 23 that does not require -- define specific 24 implementations. Q. So, if you --25

Excuse me, let me finish, please. 1 Α. 2 Ο. I'm sorry. 3 I will -- I will look for the -- for the Α. 4 specific reference for you, though, if -- and maybe 5 someone can help me. We're looking for the extended 6 DDR mode register --7 We're looking for -- well, I'm not sure what Ο. 8 you're looking for at this point. 9 To try to answer your question, you asked where Α. 10 in that specification. I can reference this, and I was 11 trying to do that for you. 12 Ο. Let me see if I can short-circuit it. 13 All right. Α. 14 Ο. There is no figure in that standard that 15 describes any DLL circuitry. Is that right? 16 Again, a standard is not supposed to --Α. 17 JUDGE McGUIRE: Okay, you have answered that 18 already, sir. Maybe you can just answer the question. 19 THE WITNESS: I'm sorry. JUDGE McGUIRE: Does that exist in the JEDEC 20 21 standard? THE WITNESS: It does not exist in the JEDEC 22 23 standard. 24 JUDGE McGUIRE: Okay, thank you. 25 BY MR. DAVIS:

Q. Now, in your deposition, you stated that if the 1 2 block diagram and the language is the same, that would 3 raise a serious question for an experienced DRAM 4 designer. Is that right? 5 A. Or if -- yes, I believe that's what I said, but 6 certainly if the language is similar or the block 7 diagram is similar, any one of those things will raise 8 that question for me. 9 And you referred to pages 56 to 59 of the PCT Ο. 10 as describing the DLL that's in the application. Is 11 that right? MR. DETRE: I'll object again to the use of the 12 13 deposition this way. There's no --14 JUDGE McGUIRE: Sustained. That's not how we 15 use depositions, Mr. Davis. 16 BY MR. DAVIS: 17 Well, you believe that the -- if the block Q. 18 diagram and the language is the same, that would raise 19 a serious question for an experienced DRAM designer? 20 My testimony is that if a block diagram or Α. 21 language is similar, it will raise that concern. Q. 22 Okay. And that's --23 Not just -- not the "and," but the "or." Α. 24 I understand. That's how you came to the Ο. 25 conclusion regarding the DLL that you described earlier

1 today?

2 Α. That is correct. 3 Could you show me where in the portion of the Q. 4 patent application that you believe refers to the DLL 5 that that language, "DLL," is mentioned? And if you 6 like, I can tell you that you did refer to pages 56 to 7 59 of the PCT, but you're free to look at anything you 8 like. 9 Okay, I believe the 56 through 59 reference --Α. 10 I am going by memory right now -- references the DLL 11 block diagram, Figure -- where are you? --12 Q. You don't have to go by memory, sir. You have 13 your report in front of you as well, so you can --14 Α. I have the what? 15 Ο. You have your report. 16 Okay, but I'd like to be complete for you. Α. 17 JUDGE McGUIRE: Yeah, take your time and go 18 through both. 19 THE WITNESS: Page 1 -- let me make sure I've got the right -- yes, page 139. 20 21 JUDGE McGUIRE: Of the? 22 THE WITNESS: Of the PCT application. 23 JUDGE McGUIRE: All right. BY MR. DAVIS: 24 25 And that's page 139 of the PCT application? Q.

That's right. And that figure is referenced in 1 Α. 2 the body. 3 Okay, well, let's stick with 139 for a second Q. 4 so that I can get on the same page as you. 5 Α. All right, okay. 6 Were you referring to Figure 12? Ο. I'm -- I apologize, page 135 of 139. 7 Α. 8 You were referring to -- you said 139. You're Ο. 9 referring to the last --10 Α. I apologize. 11 That's okay, no, understandable. Ο. 12 And you're referring to Figure 12 that's listed 13 Is that right? there. 14 Α. Yes. 15 And you were going to look for the part of the Ο. 16 patent application that references that figure for the 17 DLL language? 18 That's correct, and I believe that is somewhere Α. 19 in the pages that I cited where the patent application 20 discusses clock circuitry. Let's see, you will have to 21 bear with me, because it may take a bit. 22 Q. Sure. 23 Α. (Document review.) In glancing at it right now, I can't find it. 24 25 Q. Are you looking at pages 56 to 59 of the PCT? For The Record, Inc.

Waldorf, Maryland (301) 870-8025

I believe so. Yes. (Further document review.) 1 Α. 2 I cannot find the reference right now. 3 Well, perhaps after lunch --Q. I can take a look at it at lunch. 4 Α. 5 Q. -- if you find the reference to DLL, you can 6 point that out. I'd appreciate it. 7 Α. Yes. 8 Now, we have Figure 12 up on the screen, and I Ο. 9 will ask you a few questions about that. There is no 10 mention of the DLL there on that screen, correct? 11 Α. That's correct. 12 Ο. Your contention is that the circuitry itself is 13 a DLL? 14 Α. Yes, I -- I would suspect a second-year 15 engineering student, electrical engineering student 16 would recognize this as a DLL. That that's a DLL? 17 Q. 18 Yes, um-hum, potentially a DLL. Α. 19 Okay. Now, this is the figure that's similar Q. 20 in function to the DLL that's specified in the JEDEC 21 DDR standard? That's described in the -- in the DDR standard. 22 Α. 23 See, I tried to use the word "specified" so you Q. wouldn't have a problem with it, but that's what I 24 25 meant. We already established that there is no DLL

1 figure in there.

2 A. That's correct.

Okay. And the function of the DLL in the DDR 3 Q. 4 standard is that it aligns the clock that's internal to 5 the DRAM with the system clock? 6 In a general sense, yes. Α. 7 Q. And this is --8 It aligns one clock with another clock -- with Α. 9 another clock, one signal with another clock. 10 Q. But in the DDR standard, the clock that's being 11 aligned is the internal DRAM clock --12 Α. Yes. 13 -- and that's being aligned with the system Q. 14 clock. Is that correct? 15 Α. Yes, I believe so. 16 The DLL delays the clock that's internal to the Q. 17 DRAM so that it lines up with the system clock? I believe so. 18 Α. 19 And this is the circuit that you believe aligns Ο. 20 the -- when I say "this," I mean Figure 12 -- this is 21 the circuit that you believe aligns the clock that's internal to the DRAM with the system clock? 22 23 No, this is a circuit that aligns one clock Α. 24 with another clock. 25 And what clock is being aligned here with what Q.

1 clock?

| 2  | A. My                                                 |
|----|-------------------------------------------------------|
| 3  | Q. There's two clocks being aligned. What's being     |
| 4  | aligned with what in Figure 12?                       |
| 5  | A. Depending on the delay lines and the values in     |
| 6  | the delay lines, we can't tell from this circuitry.   |
| 7  | It's excuse me, from this block diagram, we cannot    |
| 8  | tell which is aligned which way.                      |
| 9  | Q. Okay.                                              |
| 10 | Your Honor, this is a good breaking point for         |
| 11 | me.                                                   |
| 12 | JUDGE McGUIRE: Okay, it's 12:30. Why don't we         |
| 13 | break for lunch and reconvene at 1:45. The hearing is |
| 14 | in recess.                                            |
| 15 | (Whereupon, at 12:30 p.m., a lunch recess was         |
| 16 | taken.)                                               |
| 17 |                                                       |
| 18 |                                                       |
| 19 |                                                       |
| 20 |                                                       |
| 21 |                                                       |
| 22 |                                                       |
| 23 |                                                       |
| 24 |                                                       |
| 25 |                                                       |
|    |                                                       |

| 1  | AFTERNOON SESSION                                       |
|----|---------------------------------------------------------|
| 2  | (1:45 p.m.)                                             |
| 3  | JUDGE McGUIRE: We're now on the record, and             |
| 4  | before we get started, I want to take up something that |
| 5  | we addressed earlier this morning, and it came from     |
| 6  | you, Mr. Perry, regarding the conclusion of your case   |
| 7  | in chief I believe you said on Tuesday, the 29th, that  |
| 8  | would be?                                               |
| 9  | MR. PERRY: Yes, if that's next Tuesday.                 |
| 10 | JUDGE McGUIRE: Then you appear to have some             |
| 11 | opposition to rebuttal evidence that you anticipate     |
| 12 | being put on by complaint counsel?                      |
| 13 | MR. PERRY: Well, we don't know what witnesses           |
| 14 | they want.                                              |
| 15 | JUDGE McGUIRE: Well, I wanted to expand on              |
| 16 | that, and perhaps we should have gone into this         |
| 17 | somewhat at an earlier point in time. This has sort of  |
| 18 | caught up on us here kind of suddenly.                  |
| 19 | What I think I probably ought to do is issue            |
| 20 | just an order, like a short order, explaining exactly   |
| 21 | what I want to see in that regard, and ask the parties  |
| 22 | if you intend to put on rebuttal testimony, that you    |
| 23 | indicate to the Court in the form of a motion who you   |
| 24 | intend to put on and then you'll cite to the testimony  |
| 25 | that you intend to rebut, to the page and line number,  |

and then I'll give their side an opportunity to respond either in writing or orally on that regard, and we're going to have to tie this up in pretty short order.

4 Could I inquire of I guess complaint counsel,
5 do you have some idea at this point who you intend to
6 offer in rebuttal?

7 MR. OLIVER: Your Honor, it's a bit difficult 8 to say at this point, as we still haven't seen the rest 9 of their case. I do expect that we're likely to want 10 to bring back Professor McAfee, our economic expert, 11 and in addition to that, at this point, I -- actually, 12 at this point, I'm not certain who else we might want 13 to call.

14JUDGE McGUIRE: Well, then, when would you be15certain, at the conclusion of their testimony?

MR. OLIVER: I think we could probably do it before then.

JUDGE McGUIRE: Well, we are going to need to, 18 19 because I want to take that up again right -- you know, 20 the day after they end their case in chief, so what I'm 21 going to ask you to do, then, is to file with me by 22 Thursday afternoon at 5:00 p.m. who you intend to call 23 on rebuttal, and Rambus will then have an opportunity 24 to follow up on that either Friday or Monday, and I 25 would like to be able to get that certainly resolved

before they conclude their case in chief on Tuesday. 1 2 That would be fine, Your Honor. MR. OLIVER: 3 If I could simply ask if there is any unexpected 4 testimony after Thursday, would we be able to augment 5 if necessary? I don't anticipate that, but if 6 necessary. 7 JUDGE McGUIRE: Well, we will take that up at 8 the time, but we'll see. 9 MR. OLIVER: Thank you, Your Honor. 10 JUDGE McGUIRE: Did you have anything else, Mr. 11 Perry, you wanted to add to this discussion? 12 MR. PERRY: No, Your Honor. 13 JUDGE McGUIRE: Okay, good. 14 Let's go back -- sir, you can take the stand 15 again, and you are still under oath from this morning. 16 Thank you. 17 Mr. Davis, you can proceed with your cross 18 examination. 19 MR. DAVIS: Thank you, Your Honor. 20 BY MR. DAVIS: 21 Actually, I have a few questions, Mr. Geilhufe, Ο. 22 on your background --23 JUDGE McGUIRE: You know, just again, let me 24 just say, I'm probably going to issue just a short 25 order tomorrow, if I can, just to give you the scope of For The Record, Inc.

Waldorf, Maryland (301) 870-8025

what I intend to see on rebuttal just so we're clear. 1 2 It's going to be a very short order, just something to give you all some guideline on where I want to see this 3 4 to go, and then we can do what we said we're going to 5 do. 6 Okay, Mr. Davis, go ahead. 7 BY MR. DAVIS: 8 Do you recall this morning you testified that Q. you had four patents in the DRAM design area? 9 10 Α. That's correct. 11 When was the last DRAM design patent issued? Ο. 12 Α. I don't recall. Probably in the early 13 eighties. 14 Ο. In the early eighties? When was the one before 15 that? 16 I really don't recall. It's a long time ago. Α. 17 Okay, I thought I had one more background Q. 18 question. Maybe I didn't. 19 Now, there was a question from this morning 20 that you were going to look at over lunchtime, which 21 was where in the PCT application DLLs are mentioned. 22 Did you have a chance to look at that over lunch? 23 Α. I think I stated that the PCT application 24 referenced Figure 12 in the document itself, and you 25 asked me to identify where that reference was.

Q. No, I asked you to identify where DLLs were 1 2 mentioned in the patent application. MR. DETRE: I think that misstates Mr. 3 4 Geilhufe's prior testimony. He never said DLLs were 5 specifically mentioned. He said there was a reference 6 to Figure 12 that shows a DLL. 7 MR. DAVIS: I wasn't actually referencing, Your 8 Honor, any prior testimony. I was referencing my prior 9 question to Mr. Geilhufe, which was where DLL was 10 mentioned --11 JUDGE McGUIRE: I'll entertain the question. 12 BY MR. DAVIS: 13 Did you have a chance to look for the mention Q. 14 of DLLs in the patent application over lunch? 15 Α. It is not mentioned in the patent 16 application --17 Q. Okay. -- that particular word, just a DLL circuit is 18 Α. 19 in the patent application. 20 And that's Figure 12? Ο. 21 That is correct. Α. 22 Q. Now, I would like to ask a few questions about the tables that you presented this morning. 23 As 24 introduction, I'll have some clarification questions, 25 and let me make sure I find the right one.

Are you able to see the screen -- actually, you 1 2 probably have your own copy of that. 3 Actually, yeah, I don't have an electronic copy of this. Would you -- is it possible for you to put 4 5 this up --6 MR. DETRE: Sure, if you could change -- switch 7 over the computer to that. 8 MR. DAVIS: To counsel computer? 9 Yeah. DX-298, is that --MR. DETRE: 10 MR. DAVIS: Is that the CAS latency? 11 MR. DETRE: Yes, DX-298. 12 MR. DAVIS: Great. 13 BY MR. DAVIS: 14 Now, if you look at the CAS latency -- let me 0. 15 see -- I'm sorry, it's DX-299 that I have. That's the 16 effect of the burst length alternatives. 17 Α. Yes. 18 Look under Burst Length in Read/Write Command, Ο. 19 under the Estimated Cost Increase or Decrease, it says 20 0.005 cents to 0.2 cents? 21 That's correct. Α. 22 Q. Are you saying there's a half a cent to a 20 cent increase in price per unit? 23 24 A. No, it's 2 cents. I see it's a typo. I 25 apologize for that. It should be 0.02. Thank you for For The Record, Inc. Waldorf, Maryland

(301) 870-8025

9664

1 correcting it.

2 All right. Now, when you presented your 0. 3 testimony today regarding the DRAM costs, what you were presenting wasn't actual DRAM costs but a model of DRAM 4 5 costs based on your experience? 6 A. As I testified, I modeled these alternatives, that is correct. 7 8 Q. Okay. As a result of the fact that you were 9 using a model, all of the information presented in your 10 testimony was approximate? That is -- that is correct. All the 11 Α. 12 information is estimated. In fact, you believe that the margin of error 13 Q. 14 for each of the cost elements described in your presentation is 25 percent. Is that right? 15 16 A. At -- at worst. I suspect it's less than 25 17 percent. 18 Q. And you base that margin of error on your 19 experience? 20 Yes, as I made many -- more and more and more Α. 21 cost estimates over my career, they tended to get 22 better. 23 Q. And you didn't test your projections in this 24 case to any actual results to see if the results 25 actually were within 25 percent of the actual numbers,

1 did you?

2 Well, since the vast majority of these never Α. got implemented, it was not possible to test them. 3 4 So, the answer is no, you didn't test? Ο. 5 Α. I did not. 6 And the only way that you can think of for Ο. 7 anyone else to verify or validate the cost numbers that 8 you arrived at is to ask a DRAM manufacturer, 9 particularly a firm like Infineon? 10 Α. I know I stated something to that effect in my 11 deposition. I need to clarify that comment. Since it 12 never got implemented, many of these alternates never 13 got implemented at a DRAM manufacturer, it would be 14 impossible for a DRAM manufacturer to verify many of

15 these alternatives.

Q. But to the extent that they were implemented in some fashion, that would be how I would validate them? A. That would be one possible way, if they were

19 indeed implemented.

20 Q. And you never did that; you never attempted to 21 verify the numbers you came up with with the DRAM 22 manufacturers.

A. Mr. Davis, please recognize, cost information
is the most carefully held, confidential information in
the corporation and is not available to someone who's

1 not in the corporation.

2 Q. You didn't ask Rambus to conduct discovery on 3 that question, did you?

A. I did not.

Q. And you didn't actually review any documents relating to the manufacturing costs of DRAM manufacturers in this period?

A. I -- there are a series of estimates by
9 industry analysts that suggest my cost numbers,
10 certainly the total cost numbers, seem to be correct.
11 I did over the years review and I'm aware of what
12 analysts said about costs.

Q. Were those estimates by industry analysts included in the documents you relied on, you attached to Exhibit B to your report?

16 A. No, they were not.

Q. Now, since the numbers that you gave us are based on your own experience, you can't speak for any of the DRAM manufacturers in the relevant time period in terms of what their costs actually were, can you?

A. Clearly -- as I stated, cost information is
highly confidential, and I cannot speak for the actual
costs at a DRAM manufacturer. I can only speak for the
model that I feel is a credible model that I used.
Q. You did read a deposition of an employee of a

current DRAM manufacturer regarding what the -- what he 1 2 thought the actual DRAM manufacturing costs would be, 3 didn't you? A. I -- can you be more specific? I'm -- it's too 4 5 general. 6 You read the deposition of Dr. Peisl, didn't Ο. 7 you? 8 Α. Yes, I did. 9 And Dr. Peisl's a current employee of Infineon, Ο. 10 correct? I believe so. 11 Α. 12 Q. And you might recall that Dr. Peisl either 13 designed or managed the design -- design team for a 14 number of DRAMs. Do you remember reading that? 15 Α. I understand that, yes. 16 Dr. Peisl was involved in the design of EDO in Q. 17 Do you remember reading that? 1994. 18 Right, I recall that. Α. 19 And Dr. Peisl managed a team designing the SDR Q. 20 and DDR combination part that Infineon made? 21 I recall that. Α. 22 Q. I think they called it Cronus, do you remember 23 that name? 24 Something to that effect. Α. 25 Q. And Dr. Peisl also managed the design of the

1 256-megabit DDR SDRAM part called Orion. Do you recall 2 that?

3 Correct. He testified to that as I recall. Α. 4 So, Dr. Peisl was either designing DRAMs or Ο. 5 managing the design of DRAMs during the relevant 6 period, to your understanding? 7 To my understanding. Α. 8 And in the deposition that you read by Dr. Ο. 9 Peisl, he talked about what he believed to be the cost 10 impact of some of the alternatives based on his own 11 DRAM design experience. Do you remember reading that? I don't recall the specifics. Maybe you can 12 Α. 13 refresh my memory. 14 Ο. I think I will in due course. Dr. Peisl also testified that there's an entire 15 16 organization at Infineon that does an analysis of the 17 cost of manufacturing DRAM. Do you remember reading 18 that? 19 I recall something to that effect. It's very Α. 20 common in DRAM manufacturing organizations. 21 Q. Dr. Peisl himself could only take an educated 22 quess at the actual cost of alternatives but only after 23 reviewing a million Excel spreadsheets? 24 I don't remember reading that exact comment, Α. 25 but if you can read it for me.

Q. Okay. The Peisl deposition? 1 2 May I approach, Your Honor? 3 JUDGE McGUIRE: Go ahead. 4 MR. DETRE: Your Honor, this is not a proper 5 use of the deposition testimony of Dr. Peisl. This is 6 not evidence that's in the record here at this trial. Dr. Peisl testified at trial. I don't think it's 7 8 appropriate to try to get his deposition testimony in 9 in this manner. 10 MR. DAVIS: I'm not trying to get the 11 deposition testimony in at all. Dr. -- I'm sorry, Mr. 12 Geilhufe read this testimony. It was part of the 13 information that he reviewed prior to his deposition at 14 least, and the question is how did the use of this 15 information affect his opinions? 16 JUDGE McGUIRE: I will hear it on that basis. BY MR. DAVIS: 17 18 Now, if you turn to page 193, starting at line Q. 20, and I'll read the lines and then ask you if that 19 20 comports with your reading. 21 "QUESTION: You asked me the question as to did 22 or could -- could you provide a total cost estimate for 23 these two alternatives? 24 "MR. WILKINS: Right now he is just asking yes 25 or no.

1

"THE WITNESS: Yes."

2 "QUESTION: Okay. Could you do that sitting 3 here?

4 "ANSWER: No.

5 "QUESTION: What would you have to do to make 6 that cost estimate?

7 "ANSWER: To go through a million Excel files.
8 "QUESTION: To go through a million Excel

9 files?

10 "ANSWER: Excel files."

11 Then he goes on to describe what he means by 12 that.

13 Do you remember reading that?

A. I just read it again. I now recall reading it. Q. But that didn't make you think that you needed to get more data before deciding what the cost of the alternatives would be, did it?

A. Well, it suggests the answer that Mr. Peisl gave was a somewhat incredulous answer. No one reads a million Excel files, at least not a human being that I know of.

Q. You didn't take his answer to mean that it would require a lot of work to --

A. I took it literally.

25 Q. Let me finish my question.

1 A. Certainly.

2 You didn't take his answer to mean that it Ο. 3 would require a lot of work to come up with the actual cost estimates? 4 5 Α. I took his answer as a nonanswer. Anyone who 6 suggests the reading of a million Excel files suggests something that's incredulous. 7 8 So, the next question and answer states: Ο. 9 "QUESTION: What do you mean by that? 10 "ANSWER: My company in Munich, this is done by 11 people in headquarters, has very accurate cost estimation --" 12 13 Excuse me, would you tell me what line, please, Α. 14 again? 15 Q. Starting on line 9. 16 Α. Page? 17 Page 194, just continuing. Q. One minute. 18 Α. "ANSWER: My company in Munich, this is done by 19 Q. 20 people in headquarters, has very accurate cost 21 estimations and cost projections of essentially 22 whatever it takes to produce a manufacturer test, so I 23 would have it to look at this in detail to come up with an educated guess." 24 25 Does that still make you think that he was

1 stating that -- that he was giving a nonanswer?

2 If an executive in a billion dollar business Α. gives these kinds of answers, it suggests that he 3 4 really doesn't understand what he's answering or that 5 he really doesn't know an answer. This is -- you know, 6 if someone gave me that answer when I -- if I would 7 have asked the question during a business review, that 8 individual would go back to work and get much, much 9 better answers.

Q. And Dr. Peisl himself was unwilling to give any specific numbers for the costs of alternatives without doing the actual circuit designs that were required to determine what was being estimated. Do you recall reading that?

A. I think that is a much, much more appropriateanswer.

17 Q. You didn't do any circuit design for this case,18 did you?

A. Since the alternatives that I was asked to look at did not include circuit design, that suggests already that they were poorly thought out alternatives. They were not detailed enough to do any circuit design. If the alternatives that Dr. Jacob had offered included circuit design, we would have been able to -- I would have been able to do that analysis, of course.

Q. But you didn't do any circuit design in this 1 2 case, did you? 3 I could not do any circuit design. Α. So, you didn't? 4 Ο. 5 Α. I did not. 6 Now, you're not offering an opinion in this Ο. matter that the method that you followed in this case 7 8 is the same method used by JEDEC representatives, 9 right? 10 Α. I am only offering the -- my model as my 11 method, as a method that has been proven over a long 12 period of time to be reasonably successful. 13 JUDGE McGUIRE: Well, I'm not sure that answers his question. It either did comport with what the 14 15 JEDEC --16 THE WITNESS: I have no --17 JUDGE McGUIRE: And if you don't know, you don't know. 18 19 THE WITNESS: I have no knowledge of how JEDEC folks did their analysis or if they did an analysis, 20 21 Your Honor. BY MR. DAVIS: 22 23 Q. Now, you stated earlier today that each of the 24 alternatives that you reviewed could have been 25 implemented in a six to twelve-month time frame. Is For The Record, Inc.

Waldorf, Maryland (301) 870-8025 1 that accurate?

2 It is my belief that that could happen. Α. 3 But in making that determination, you didn't Q. include any consideration of how long it would take 4 5 JEDEC to determine which alternatives to put in the 6 standard, did you? Of course not. That wasn't -- just not. 7 Α. 8 And your determination of six to twelve months Ο. 9 was based on your own experience? 10 Α. It's based on the industry experience of how 11 often a DRAM normally gets revised during its 12 manufacturing cycle. So, it would literally -- I 13 estimated that this would be a piggyback on existing 14 revisions that were going on. 15 But how long would it take to actually do the Ο. 16 design and implement those designs, you thought that would take six to twelve months from when one decided 17 18 to do it, right? That is correct. 19 Α. So, that part of the question, you thought it 20 Q. 21 would take six to twelve months to implement these 22 standards which was based in part on your industry --23 your own experience of how long it would take to 24 implement those? 25 Α. That's correct.

Q. And you didn't review any evidence that might tell you how long it would take to change the DRAM designs?

A. I certainly understand how long it takes or has
taken at Winbond recently. I certainly understand or
one can interpolate from Samsung's product codes, which
identify the revision codes in the product code,
approximately how often they change their redesign or
change their product.

Q. But I'm asking you how long it would take a DRAM designer to do the design, not how often they revise the designs.

A. Excuse me, that's not the question you asked
before. You asked design and implement. If we're just
talking about design, that's a different issue.

Q. Okay. You didn't review any evidence that might tell you how long it would take to design -- I'm sorry, to change the DRAM design and implement that change?

A. Again, my testimony is I understood how long it
took at Winbond recently, and I certainly understood
how long it has taken in the past in my own experience.
Q. You're saying you understood how long it would
take to -- at Winbond recently, you're talking about
the experience that you had at Winbond in 199 -- 1999

1 and 2000?

2 A. Yes. Recall, ISD and Winbond were partners before that, and then I became part of Winbond. 3 And this was when you had testified that you 4 Ο. didn't have any DRAM manufacturing -- let me get back 5 6 to the actual testimony that you gave. 7 Now, this is where you said that your 8 manufacturing experience was limited to being aware of 9 the volumes and types of DRAMs that were being 10 manufactured and the profitability of the DRAMs? 11 Right, so I was aware of the revisions of the Α. 12 DRAMs. 13 JUDGE McGUIRE: Let him finish, and then I'll 14 ask you to file your objection. Go ahead. 15 MR. DETRE: When --16 JUDGE McGUIRE: No, I am going to let him 17 answer the question. 18 Well, if you don't remember it, now, what's your objection? 19 20 MR. DETRE: I don't -- Mr. Davis said "you 21 said." I don't know if he's looking at trial testimony 22 or deposition testimony or what. If it's the latter, 23 he hasn't properly impeached the witness with it. JUDGE McGUIRE: Could you clarify, Mr. Davis? 24 25 MR. DAVIS: I just reread a question that I had
read this morning that he answered "yes" to. 1 2 JUDGE McGUIRE: Does that satisfy you, Mr. 3 Detre? MR. DETRE: I'm not sure if Mr. Davis is 4 5 characterizing the record correctly or not, frankly. 6 He's citing his own notes apparently. JUDGE McGUIRE: I am going to assume that he 7 8 has, and if he hasn't, you will have a chance to go 9 back into it on redirect. 10 MR. DETRE: Thank you, Your Honor. 11 BY MR. DAVIS: 12 Ο. Let's go through some of the cost elements you 13 discussed this morning. 14 Α. Okay. 15 Ο. The first one I want to talk about is product 16 design. 17 Α. Yes. 18 This is the cost of the design time needed to Q. 19 implement the alternative? 20 That's right. Α. 21 And the cost may be higher under this element Ο. for an alternative if that alternative would be more 22 23 expensive to design than the current standard. Is that 24 how you analyzed that? 25 Α. That is correct.

Q. And the costs you listed in your table for this
 cost element are the additional costs that you believe
 would be required to implement these elements?

A. That is -- every time a new product is
designed, there's a certain design cost associated with
it, and that's what I described here.

Q. Yeah, but I'm actually curious as to whether the costs you listed on your table were the additional costs that you believe would be required to implement the alternative over what it already cost to implement the standard.

A. The answer to that is yes; that is, if you want to do three products, each product costs then the additional -- for example, in fixed burst latency, it would cost the additional \$100,000.

Q. And the way you broke it down was that if you thought the change was a minimal design change, you assumed it would be a \$100,000 cost?

19 A. That's correct.

20 Q. And if you thought there was a more involved 21 design change, you assumed that it would cost either 22 \$200,000 or \$250,000?

23 A. That is correct.

Q. And the basis for your opinions for thiselement was your experience in the DRAM industry?

A. And my experience in -- in many other products 1 2 that I've done over my career. 3 Q. You reviewed no evidence relating -- in this case relating to the costs of DRAM manufacturers for 4 5 this element from the relevant period other than the 6 Peisl deposition. Is that right? 7 That's correct, and the Peisl deposition Α. 8 suggests my numbers seem to make sense. 9 Q. So, your recollection from reading the Peisl 10 deposition was that he agreed with your design costs? 11 He suggested the size of the design teams that Α. 12 were required were consistent with what my 13 understanding of the industry is. 14 Ο. Well, I'd like to focus your attention on the 15 Peisl deposition, in particular --16 Did I give you a copy of that, Your Honor? JUDGE McGUIRE: No, I don't -- well, I'm sorry, 17 which one is that? 18 19 MR. DAVIS: That's the Peisl deposition. 20 JUDGE McGUIRE: No, I've just got his 21 deposition. 22 MR. DAVIS: May I approach? 23 JUDGE McGUIRE: Yes. 24 MR. DAVIS: I had an extra copy and I wasn't 25 sure why. Sorry.

1

BY MR. DAVIS:

Q. If you would turn to page 74 and focus in particular on line 15, and I'll read it and ask you if I'm reading it correctly.

5 "QUESTION: Okay, well, let's go through them.6 What do you understand product design to be?

7 "ANSWER: Product design is the cost involved8 for engineers for designing of parts.

9 "QUESTION: Would designing fixed CAS latency 10 parts be more expensive than designing a part that had 11 programmable latency?

12 "ANSWER: No."

13 Do you recall reading that?

14 A. Yes.

MR. DETRE: Objection, Your Honor. Again, we object to getting the Peisl deposition testimony into evidence, if that's what Mr. Davis is attempting to do.

18 MR. DAVIS: I'm not. I'm asking what the 19 effect of that -- of reading that portion of the 20 deposition had on his opinion that there would be 21 higher design costs.

JUDGE McGUIRE: I indicated earlier that on those grounds, I would hear the question, and it's going to be to that extent only.

25 MR. DETRE: Thank you, Your Honor.

MR. DAVIS: And in fact, I can stipulate that 1 2 any time I read from the Peisl deposition, it's solely 3 for that purpose. 4 JUDGE McGUIRE: Okay, thank you, Mr. Davis. 5 MR. DETRE: Thank you. 6 BY MR. DAVIS: Dr. Peisl thought that the design of -- that --7 Q. 8 I'm sorry. 9 Did Peisl thought that the design of the 10 alternative that we were discussing in that deposition, 11 which is fixed CAS latency, was less expensive than 12 what was in the current standard. Is that right? 13 Would you read that for me? I don't see that. Α. 14 Ο. I'm sorry, he said that designing the fixed CAS 15 latency wouldn't be more expensive than programmable 16 CAS latency, correct? 17 Α. That's what he states here, and of course, he's 18 wrong, as he knows himself. If you want to do another 19 product, it takes a design cycle. If you --20 Q. But he's not talking about doing another 21 product, is he? You were -- your estimates were of 22 doing a product instead of doing the JEDEC standard 23 product. Isn't that right? 24 My estimates are of doing several products Α. 25 instead of the JEDEC product.

1 Q. Well --

2 And I estimated a cost for each one of those. Α. 3 So, then, did you deduct the cost of doing the Q. 4 JEDEC standard product from your estimate of doing the 5 fixed CAS latency? 6 Of course, the design of the base product is a Α. \$10-\$20 million effort. To do this derivative -- for 7 8 instance, the first design of a 256-meg product is a 9 very, very expensive effort. So, to do these 10 derivative products is only a small design effort. 11 Q. No, I asked you, did you deduct the cost of 12 doing the JEDEC standard product from your estimates 13 for fixed CAS latency? 14 Α. And I just answered it. If I had not deducted 15 it, the cost would be \$10 or \$15 million. 16 Okay, let me focus your attention on page 138. Q. MR. DETRE: Of Peisl's deposition? 17 18 MR. DAVIS: Yes, I'm sorry. BY MR. DAVIS: 19 20 Now, I'll focus your attention on the question Q. 21 starting on line 6. If you look at Table 2, which is 22 "QUESTION: 23 Exhibit 2, you look at the first column, which 24 discusses fixed burst length rather than programmable 25 burst length, okay?"

1 Then I am going to skip the parenthetical. 2 "QUESTION: Looking at the costs that are 3 listed in this column as well as the total costs, are there costs in there that you would agree with or 4 5 disagree with?" 6 There are some objections, and the witness 7 answers: 8 "ANSWER: I would disagree with the same issues 9 I mentioned before. The product design is no add-on," 10 and there's a number of others. 11 Dr. Peisl disagreed with you on every 12 alternative for design costs, didn't he? A. I don't know that. 13 14 Ο. You don't recall? 15 I don't know that. You just specified --Α. 16 specifically talked about a burst length design alternative here. 17 18 Q. Now, Dr. Peisl supervised design teams 19 designing the 256-megabit SDRAM and DDR SDRAM parts in 20 the mid-1990s. Do you remember reading that in his 21 deposition? MR. DETRE: Objection, Your Honor. There is no 22 23 foundation for the --24 JUDGE McGUIRE: Sustained. 25 MR. DAVIS: Mr. Geilhufe already stated that he For The Record, Inc.

understood that from the deposition. I was just 1 2 establishing a foundation for the next question. JUDGE McGUIRE: Well, I don't know. I don't 3 4 know what he said. I've sustained the objection. 5 BY MR. DAVIS: 6 Q. Now, part of Dr. Peisl's job had been to 7 estimate the design costs for the DRAMs. Do you recall 8 reading that? 9 MR. DETRE: Objection, Your Honor. Mr. 10 Geilhufe has no foundation to say what Dr. Peisl's job 11 was or wasn't. 12 MR. DAVIS: I'm asking if he recalls reading that in his deposition, not if he knows Dr. Peisl's 13 14 job. 15 JUDGE McGUIRE: I will hear it on that very 16 tight basis, then. THE WITNESS: I do not -- it's a large 17 18 document. I do not recall reading that. BY MR. DAVIS: 19 20 Q. Let me direct your attention to page 41 and 21 line 22. "QUESTION: During your -- " and I'm reading 22 23 from line 22 on page 41. 24 A. Um-hum. 25 Q. "QUESTION: During your tenure at Infineon, For The Record, Inc.

Waldorf, Maryland (301) 870-8025

have you had to make estimates of manufacturing costs 1 2 for any products that you were involved in? 3 "ANSWER: I did once estimate for design 4 effort, meaning we had head count, for the 16-megabit 5 chip in the early 1990s. 6 "QUESTION: When you say a head count, is that you determined how many man-hours it would take to 7 8 design that product? 9 "ANSWER: Correct. And I did that for the 10 other products as well. I mean, this was my job." 11 Do you recall reading that in the deposition? 12 Α. I recall it now, yes. 13 Now, based on that testimony, you didn't see Q. 14 any need to do any further research to see which one of 15 you was right? 16 Α. Would you ask the question again, please? 17 Q. Sure. 18 You didn't see any need to do any further 19 research to see which one of you was right regarding 20 the DRAM design costs? 21 A. Oh, as a matter of fact, I read his comment as 22 a -- that that's the responsibility of a design 23 manager. One has to budget, one has to project how 24 many man-hours are being used for a design effort. 25 Q. And that's what --

1 A. Just like I did.

2 Q. -- and that's what he did as part of his job as 3 well?

A. That's what he says, and it's interesting, only
for one product. I find that a very unusual statement.
Q. Actually, he said that for a number of
products.

8 A. Oh, good.

9 Q. But you didn't see a need -- I mean, you and 10 Dr. Peisl disagreed on what the design costs were, 11 didn't you?

A. I don't know what Dr. Peisl estimated for adesign cost for what element.

Q. Well, we can go through all the other ones I guess. So, we did fixed CAS latency and fixed burst length. We read Dr. Peisl's testimony on those two, correct? Just a few minutes ago.

A. We only read it for one alternative, I believe.
Q. No, we read it for two. Let me try it again.
If you go to 74, page 74, line 15.

A. Um-hum.

22 Q. He's talking about the design costs for a fixed 23 CAS latency part, correct?

A. Correct.

25 Q. If you go to page 138, line 6, he's talking

1 about a fixed burst length part?

2 A. Right.

3 Q. Well, let's go to page 105, line 2. Are you 4 there?

5 A. Bear with me, I apologize. There we go.

Q. "Would designing --" I'm sorry, "Would using -would designing a product with electrical fuses add to your design costs versus just using laser-blown fuses?

9 "ANSWER: No."

So, there's another example where Peisl disagrees with --

12 A. That's now a third example, yes, we now have13 three.

14 Q. Would you go to page 159?

15 A. Yes.

16 Q. Starting at line 22:

17 "QUESTION: Do you have any idea based on your 18 experience how much it would cost to double the data 19 width on an SDRAM in 1998?"

20 There were some objections.

21 "ANSWER: If I go through the rows again for 22 the product design, I would maintain that there was 23 zero add-on. With a good die yield, I would agree that 24 there was some critical die area," and I could keep on 25 reading, but we're talking about design.

So, that's another area where he disagreed with
you on the DRAM design?

3 That's correct. That's his testimony. Α. 4 Ο. If you would go to page 154, starting on line 5 9, "If you look at the first column in Exhibit 3, 6 there's a number of costs -- a number of costs for 7 implementing that particular alternative. Assuming 8 costs in the mid-1990s of volume product, and that 9 alternative was implemented for SDRAM at the time the 10 JEDEC specification was set, do you have an opinion one 11 way or the other as to whether these cost increases are 12 accurate? 13 Based on my experience, the product "ANSWER: 14 design add-on would be zero." 15 Now, for that alternative, if you turn to the 16 previous page, 153, you'll see that he's talking about 17 interleaving on chip memory banks. 18 Α. Excuse me? 19 If you turn to page 153 --Ο. 20 Α. Yes. 21 -- at the very bottom --Ο. 22 Α. Um-hum. 23 -- he says, "Had you --" you can see that the Q. 24 question was related to on-chip memory banks and using 25 two blocks as an alternative to dual edge clocking

1 technology.

2 Oh, that is a very surprising statement for Α. someone knowledgeable in design. If you're adding a 3 4 clock, you better do some design. Q. 5 So, he disagreed with your -- with your 6 conclusions, so you're just saying that he's wrong. Is that right? 7 8 I disagree with his conclusions. Α. 9 Now, you don't have any -- excuse me. Ο. 10 Now, we were talking about fixed CAS latency 11 and fixed burst length a minute ago. You don't have 12 any negative figures for the design costs for any of 13 the alternatives, correct? 14 Α. That is correct. 15 That means you thought that none of the Ο. 16 alternatives that were proposed by Professor Jacob were cheaper to design than the alternatives in the JEDEC 17 18 standard? 19 That was my estimate, yes. Α. 20 And you thought that fixed CAS latency and Q. 21 fixed burst length was more expensive to design than 22 programmable CAS latency and burst length? 23 Α. Because there were different parts that needed 24 to be aligned, it is more expensive in total. 25 Q. At the time you reached your conclusions, were

you aware that the proponents of SDRAM-Lite at JEDEC 1 2 were thinking of using a fixed CAS latency of three as late as January of 1996? 3 That's outside the scope of my analysis. 4 I --Α. 5 I don't see what bearing that has on my cost analysis. 6 Q. Were you aware that the JEDEC members 7 themselves believed that eliminating the ability to set 8 the latency and burst length would reduce design costs? 9 Please --Α. 10 MR. DETRE: Objection, Your Honor, misstates 11 the record. 12 BY MR. DAVIS: 13 Are you aware that -- withdrawn. Q. JUDGE McGUIRE: Well, sustained. 14 15 BY MR. DAVIS: 16 Are you aware that Terry Lee testified based on Q. 17 his understanding at the time that the use of fixed CAS 18 latency and fixed burst length would reduce design costs? 19 20 I am not aware of that. Α. 21 MR. DAVIS: One second, please. 22 (Counsel conferring.) 23 JUDGE McGUIRE: And Mr. Davis, I'm having --24 there's often times during this hearing I have trouble 25 hearing people that aren't right up to the podium or at

their table, so you tend to go back and forth, which is okay, but just make sure that I hear you when you do so.

MR. DAVIS: Yes, Your Honor. Unfortunately, I
had caffeine this morning or this afternoon, so it
makes me move around too much.

7 JUDGE McGUIRE: All right.

8 BY MR. DAVIS:

9 Q. Now, looking at the product design costs for 10 the use of the burst terminate command, you thought 11 that was a fairly complex design change from the 12 current standard? If you want to refer to your tables, 13 that might refresh your recollection.

A. Thank you. (Document review.) Yes, I felt it
was somewhat more complex than a simple design change,
like implementing fuses.

Q. Did you make any assumptions about the burst length that would be required for use for the burst terminate -- if there was a burst terminate command? For example, did you assume -- let me withdraw that question and ask another one.

Did you assume that the burst terminate command would be required to accommodate a burst interrupt of one?

A. Of course. If you don't have a burst length

1 register, you would have to interrupt a single data
2 bit, which, of course, is not possible.

Q. And you thought that there would be required to be a burst interrupt to interrupt the burst at a one because it was in the current JEDEC standard?

A. A -- it is a requirement for any DRAM to be
able to output a single bit at a time.

8 Q. I'd like to turn to wafer sort. Now, this 9 element depends on the amount of test time required to 10 test the alternative over the time required to test the 11 current standard. Is that right?

12 A. That is correct.

Q. And your basis -- I'm sorry, the basis for your opinions for this element was your experience in the DRAM industry?

16 A. It's -- it's my experience in wafer sort 17 testing for DRAMs and for flash memories, for SRAMs and 18 for a number of other products.

19 Q. You reviewed no evidence from this case 20 relating to the costs of DRAM manufacturers for this 21 element from the relevant period other than the Peisl 22 deposition. Is that right?

A. I am aware of the wafer sort costs per minute
at two of the major DRAM manufacturers during this time
period -- I was aware -- and I used that as a basis.

You say you were aware. When were you aware? 1 Q. 2 At this time frame. Α. 3 And that was because of work that you did with Ο. the DRAM manufacturers? 4 5 Α. That is correct. 6 And that was work that you did with the DRAM Ο. 7 manufacturers that I asked you about at your 8 deposition? Do you remember that? 9 I don't remember which DRAM manufacturers you Α. 10 asked me about. 11 Q. Well, I -- can I have the deposition? Oh, I 12 have it. 13 Is this confidential information, Mr. Geilhufe? 14 Α. Of course. 15 Ο. It is confidential information? 16 Α. Yes. 17 So, when I asked you about it -- if I had asked Q. you about it at the deposition, you wouldn't have told 18 19 me what those would have been, would you? 20 Α. No. 21 I couldn't have found out what those numbers Ο. 22 were from you? 23 Α. It is confidential information that I obtained 24 under confidentiality agreements which I'm bound by. Q. But other than the confidential information 25

1 that I wasn't able to get information about from you,
2 you reviewed no evidence in this case about this cost
3 element?

A. Well, actual data is pretty solid information.
So, beyond the actual data, I did not review anything
else.

Q. When you read the deposition of Dr. Peisl, he thought that in order to come up with a number for the test costs, you'd have to write up a set of test programs to see for sure whether there would be any change in test costs. Do you recall reading that?

12 A. I don't recall reading that.

13 Q. If I could refer you to page 77, line 9.
14 "QUESTION: Okay, wafer sort, what do you
15 understand that to be?

16 "ANSWER: Wafer sort is the sorting of good 17 dies -- sorting out the good dies from the bad dies of 18 the wafer according to the test program.

19"QUESTION: Do you see here that it says using20fixed CAS latency parts would decrease your test time?

21 "ANSWER: This is what I believe I said five22 minutes ago, no.

23 "QUESTION: So, you don't believe there would 24 be any decreased test time for using fixed CAS latency 25 parts --" I'm sorry, it doesn't say fixed, but --

I have not written a test program in 1 "ANSWER: 2 order to assess the differences quantitatively. Μv feeling would be that it would be absolutely close to 3 4 zero, because from my experience, tests like CAS 5 latency are built into other tests in parallel. We 6 usually test two or three things in parallel with the 7 same test. So, just waiving this particular CAS 8 latency test would not necessarily change the duration 9 of the test program." 10 Do you remember reading that? 11 I -- I recall -- I see it reading it now. Α. 12 Ο. You didn't write up any test programs to see

13 whether changing the test time at wafer sort would 14 change for any of the alternatives, did you?

15 A. No, I did not write any test program.

Q. I'd like to turn to good die yield. Now, to figure out the effect on good die yield of some of the alternatives that you analyzed, you knew that you had to look at some of the changes in circuitry that would be required to implement the alternative as compared to the current standard, correct?

A. I had to make some very rough estimates atthat, yes.

Q. But as you testified earlier, you neveractually did a detailed design of the circuitry that

1 would be required to implement it.

A. That's correct, there was no circuit design andno layout done.

Q. And you never really looked at the circuitry
that you could remove from the DRAM after omitting the
standard feature, did you?

7 A. I estimated if some circuitry could be removed8 or some circuitry had to be added.

9 Q. But you never really looked at the circuitry 10 that you could remove, specific circuitry, did you?

11 A. Of course. For instance, for the DLL option, I 12 looked at the -- removing the DLL from the -- from the 13 chip.

14 Q. Did you look at removing the circuitry for the 15 dual edged clocking alternative?

16 A. I did not.

Q. Once you made the determination that the circuit size would be larger for the alternative than for the original, you assumed that the increase in circuit size would lead to a reduction in yield?

21 A. Yes, I did.

Q. And in making this determination, you were estimating that what you generally believed to be -what you -- I'm sorry, strike that.

25 In making this determination, you're estimating

what you believed would be subtle changes in yields.
 Is that right?

3 Clearly the yield changes I think that I was --Α. I am projecting are in the few percentage points. 4 5 Ο. But you didn't review any evidence from this 6 case relating to the costs of DRAM manufacturers for this element for the relevant period other than the 7 8 Peisl deposition? 9 I'm sorry, I can't hear you. Α. 10 Q. I'm sorry. 11 JUDGE McGUIRE: Mr. Davis, you are getting way 12 beyond the podium there, and I'm having trouble hearing 13 you as well. 14 MR. DAVIS: I understand. 15 BY MR. DAVIS: 16 Q. You reviewed no evidence relating to the costs 17 of DRAM manufacturers for this element, and I'm talking 18 about evidence from this case, from the relevant period 19 other than the Peisl deposition? 20 Α. That is correct. 21 And Dr. Peisl disagreed with your Ο. 22 determinations that there would be any change in the 23 die yield for the alternatives.

A. That's a very broad statement. I don't think that's -- that's a correct characterization of Dr.

Peisl's testimony. We would have to go element by
 element by element.

Q. Do you recall Dr. Peisl disagreeing with your estimates of changes in good die yield for any of the alternatives?

A. Say that again, please.

Q. Do you recall Dr. Peisl disagreeing with your estimates for changes in the good die yield for any of the alternatives?

10

6

A. Not specifically, no, I do not.

MR. DETRE: Your Honor, I'm going to object on relevance grounds. We've heard so much from Dr. Peisl's deposition at this point. Mr. Geilhufe has his opinion, and apparently Dr. Peisl had a different one in his deposition. I'm not sure what the relevance is of reading all these in.

17 MR. DAVIS: Again, the relevance --

18 JUDGE McGUIRE: Mr. Davis, I will give you a 19 chance to respond to that.

20 MR. DAVIS: The relevance is that Dr. -- Mr. 21 Geilhufe read Dr. Peisl's deposition prior to 22 testifying here today and giving his opinion. Dr. 23 Peisl is a current practitioner in this same area that 24 Mr. Geilhufe --

25 JUDGE McGUIRE: Well, so ultimately you're

1 showing that they don't agree, so they don't agree, and 2 that's in the record. Maybe you could expedite this 3 and ask him if there are some areas in the Peisl 4 testimony that he does disagree with and not have to go 5 through each and every one of them.

6 MR. DAVIS: I tried that, Your Honor, and --7 JUDGE McGUIRE: It is not aiding this Court to 8 understand that they disagree.

9 MR. DAVIS: The purpose of the cross isn't to 10 show that they disagree, but it's to show that Mr. 11 Geilhufe saw that there was another person who 12 disagreed with him and he didn't do anything to check 13 his estimates, even though he only based them on his 14 experience.

MR. DETRE: I think Mr. Davis has now established that at least half a dozen times. He could ask one question and ask after reviewing the Peisl deposition, did you do any further work based on it, and we could be done with it.

JUDGE McGUIRE: Okay, that's what I'm going to suggest we do at this point, Mr. Davis. We can expedite this if we can clarify your inquiry.

MR. DAVIS: Let me just see the question thatMr. Detre asked.

25 BY MR. DAVIS:

Q. Now, after seeing the -- after reading the 1 deposition of Dr. Peisl where he disagreed with you in 2 certain parts, did you do any further work based on it? 3 4 Α. T did not. 5 JUDGE McGUIRE: See how easy that was? 6 THE WITNESS: Saved all of us a half an hour. BY MR. DAVIS: 7 8 Q. Now, regarding the possibility of reduced good 9 die yield due to speed distribution for --10 Α. Yes. 11 -- for using fixed CAS latency, you said that Ο. 12 you thought that there would be some die yield loss for a DRAM manufacturer who made a DRAM with fixed CAS 13 latency of two. Is that right? 14 15 Α. With any fixed CAS latency. 16 If he fixed -- if the DRAM manufacturer fixed Ο. 17 the CAS latency at the highest CAS latency available, would there be that -- would there have been that good 18 19 die vield loss? 20 No, at that point, there would not have. Α. 21 Did you make an assumption of what CAS latency Ο. 22 the DRAM manufacturer would be fixing at to arrive at 23 your cost for good die yield? 24 Yes, I used the JEDEC spec CAS latencies for Α. 25 the SDRAM and the DDR RAM.

Q. I think I'm a little confused. With respect to fixed CAS latency, you say that there is going to be three parts manufactured. That's part of your assumption?

A. Yes, I -- my prior answer is confusing indeed. I looked at what the impact would be on the DDR RAM, but for table one, I only looked at the SDRAM and calculated the costs only for the SDRAM.

9 Q. Well, actually, what I was confused about was 10 something a little different. You said that there's --11 for fixed CAS latency, you thought that they'd be 12 making three parts.

13 A. The JEDEC spec calls out three parts.

Q. Three parts. Now, for the good die yield, you thought the good die yield would be reduced through speed distribution, even though they were making all three parts. Is that right?

18 A. That's correct.

Q. Could you explain to me how there would be a reduction in good die yield if they're already making all three parts that they would have been making anyway?

A. Very simple. You create a distribution of
access times. If you have a programmable CAS latency,
the entire distribution can become a product, in other

words, does not get rejected for speed. If you make CAS latency of three, you may use the entire distribution. If you make a CAS latency of three and two, you may not use the entire distribution, because two will have speed fall-out.

Q. So, the good die yield is based on your assumption that the JEDEC standard would be using all three -- I'm sorry, that the alternative would involve all three fixed latencies that are set out in the JEDEC standard?

A. That's generally -- yes.

11

Q. You also thought that a DRAM manufacturer wouldn't manufacture only a CAS latency three part, even though it might eliminate good die yield reductions, because of all of the extra money that you thought the manufacturer would get from selling the part with a CAS latency of two, for example, rather than three?

A. You're characterizing I believe my testimony
 accurately.

Q. Okay. And that's because the part with a CAS latency of two is faster than a part with a CAS latency of three?

A. It has greater value to the end customer, andthe end customer pays more money for it.

Q. Did you do anything to determine how much of a
 performance gain there would have been for a CAS
 latency two device over a CAS latency three device?

A. I estimated the cost differences, and depending on where you are in the manufacturing cycle, early on, those differences are huge, because it's very difficult to make the faster parts, and later on in the cycle, it becomes less.

9 Q. But I think I asked a different question. Did 10 you do anything to determine how much of a performance 11 gain there would have been for a CAS latency two device 12 over a CAS latency three device in any application?

A. Performance gain? No, I did not do performanceevaluations at systems level.

Q. Did you do anything to determine how much more consumers would be willing to pay for a CAS latency two device over a CAS latency three device?

18 A. I am roughly familiar with what -- with the19 premiums that can be achieved there.

20 Q. You are roughly familiar. You didn't do 21 anything to determine what that premium would be, 22 though?

A. I did not specifically identify a given
manufacturer, a given part and a given time period.
Q. Now, I'd like to talk about final test and good

unit yield. Now, this cost element relates to the 1 2 final test of the DRAMs that occurs after they're Is that right? 3 packaged. 4 Α. That is correct. 5 Ο. And this is the test that determines whether a 6 DRAM is shipped or not. Is that right? 7 This is a test to determine whether the DRAM Α. 8 meets the specification and can be sold. 9 And you believe that the cost of this element 0. 10 could go up for a couple of reasons, right? 11 Could you be more specific? Α. 12 Ο. One of the reasons that you believe the cost 13 for this element might go up was if the yield was lower 14 at this stage than it would be for the current 15 standard. 16 That's correct. Α. 17 For example, you thought that there would be a Q. 18 reduced yield due to speed distribution through the use 19 of fuses in setting CAS latency, right? 20 That's correct, it's exactly the same one as Α. 21 the CAS latency alternative. 22 Ο. But for those costs, you are assuming the fuses 23 would have to be burned prior to packaging. Is that 24 right? 25 As I stated in my analysis, the model assumes Α.

existing fuse technology as that fuse technology. 1 2 So, would your answer be yes to that question? 0. 3 Let me ask the question again. That's not a -it -- you know it's a yes, but it's not good for the 4 5 record. 6 You assume that the fuses would have to be 7 burned prior to packaging. Is that right? 8 Α. That is correct. 9 Now, you have reviewed no evidence related to Ο. 10 the cost to DRAM manufacturers for this element for the relevant period, did you, other than the Peisl 11 12 deposition? 13 I was aware of the equipment and staffing Α. 14 requirements that were in place at final test at one of 15 the major manufacturers, one of the first-tier 16 manufacturers during this time period. And this is another set of costs that were 17 Ο. confidential? 18 That's correct. 19 Α. 20 And I couldn't have found out about those costs Ο. 21 from you at the deposition? 22 Α. That's correct. 23 Now, I want to talk about inventory costs. You Q. 24 based your inventory cost estimate on your assumption 25 that the number of new part numbers -- of the number of

1 new part numbers that would be required for a fixed CAS
2 latency and a fixed burst length from the JEDEC
3 standard. Is that right?

A. That's correct.

Q. And after multiplying it all out, you
determined that you thought there would be 12 based -12 different parts for SDRAM and 15 different parts for
DDR SDRAM based on what's in the JEDEC standards?

9 My model for CAS latency only assumed three --Α. 10 let me make sure I get this right. I assumed only 11 three part numbers, and my model for burst length 12 assumed four part numbers, as the JEDEC spec includes. 13 I did not go to the next extreme, which is the logical 14 extreme of combining or, if you will, multiplying those 15 numbers to a point where, of course, it would be 16 absurd.

Q. So, you did testify this morning that if you did multiply them, there would be 12 and that the cost would be much higher.

20 A. Exactly.

21 Q. Now, you never looked at the market today to 22 see how many of those different types of parts are 23 sold, are you -- did you?

A. I did not look in detail at the market today.Q. And you never saw any evidence from JEDEC

1 regarding how many different types of DRAMs would have 2 been sold had there been a fixed CAS latency and a 3 fixed burst length?

A. I did not receive any information from JEDEC.
Q. And you never read any testimony, either from
deposition or at trial, from a current industry
participant regarding how many different types of DRAMs
would have been sold had there been a fixed CAS latency
and a fixed burst length?

10

A. I don't recall any specific testimony.

Q. Now, would you have considered it relevant to your opinion if it turned out that only two CAS latency values and two burst length values are used today?

A. If the spec were only two and two, that would be relevant. If the spec is three and four and the usage is different, that would be less relevant, because you'd still have to support all of the part numbers.

Q. So, just so I have an understanding of the answer to my question, you would not have considered it relevant if it turned out that there are only two CAS latency values and two burst length values used generally today?

24 MR. DETRE: I think that's the same question, 25 Your Honor, and it's been asked and answered.

MR. DAVIS: I'm asking because it wasn't
 answered, Your Honor.

JUDGE McGUIRE: Overruled. I'll hear it.
THE WITNESS: Let's try it again. Would you
ask the question one more time, please?

6 BY MR. DAVIS:

7 Q. Sure.

8 Would you have considered it relevant if it 9 turned out that only two CAS latency values and two 10 burst length values were generally used today in 11 determining how many fixed burst length and fixed CAS 12 latency parts would have been sold or would have been 13 put in the standard had the standard been fixed CAS 14 latency and fixed burst length?

15 A. Your operative word is "generally," which 16 suggests all the CAS latency and all the burst length 17 parts are required for manufacture. So, I would not 18 consider it relevant.

Would you have considered it relevant if JEDEC 19 Ο. 20 meeting minutes and trial testimony indicated that if 21 the standard were for a fixed CAS latency and a fixed burst length device, the industry would have coalesced 22 23 towards a single CAS latency and a single burst length? 24 That's a speculation I can't address. I can Α. 25 only address what I was asked to address; namely, what

1 is in the -- in the spec.

2 Q. Well, then, my question is, would you have 3 considered it relevant?

A. Of course, if the spec would have been reduced
to two CAS latencies, it would have affected the
inventory, increased inventory costs.

Q. And if the testimony were that it would be just a single CAS latency or single burst length, would that have been relevant to your costs?

A. If the spec was a single CAS latency and asingle burst length, it would have reduced the costs.

12 Q. I'll take that as a yes.

I want to talk about board complexity. Now, this element is a little different from the other elements that you described today, isn't it?

A. That is correct. It's -- it is not in the area of DRAM component manufacturing. It's in the area of DRAM usage.

19 Q. It's also different in that you weren't able to 20 come up with a cost number based solely on your own 21 experience.

A. The experience I relied on was my experience as reliability and quality director responsible for a number of manufacturing -- manufacturing plants at Intel while --

Q. But you were -- I'm sorry, I didn't mean to cut
 you off.

3 But you needed to go to various web pages to determine which product you thought was going to be 4 5 necessary to implement the alternative in order to come 6 up with a number for board complexity. Is that right? 7 I needed to -- to develop cost estimates, for Α. 8 instance, for clock circuitry and for multiplexer 9 circuitry to complete the model. 10 Q. And to develop those cost estimates, you went 11 to the web pages of various companies to figure out 12 which parts would fit in? 13 Yes, and -- yes. Α. 14 Ο. And then you had to determine what the price 15 would be for that component? 16 I tried to establish high-volume pricing if at Α. 17 all possible. But this is one basis for your opinions that 18 Ο. you didn't state in your report, isn't it? 19 20 Α. I don't understand. 21 You didn't state the basis for this -- the Ο. 22 opinions regarding the cost of these components in your 23 report? 24 I don't believe I specifically stated that I Α. 25 used web pages.

Q. You didn't state that you went to the web 1 2 pages? 3 I -- I believe you read my report correctly. I Α. 4 don't think I stated that. 5 Ο. You didn't -- you didn't state that you called 6 up distributors to find out what the costs were? 7 I don't think I stated that in the report. Α. 8 You didn't identify any report where the part Ο. 9 numbers were for the parts that you were estimating? 10 Α. That is correct. 11 Now, you talked about these numbers in your Ο. 12 deposition, and that's when you told me that the cost 13 numbers came from these phone calls and web searches. 14 Α. Right. But at the time of the deposition, you didn't 15 Ο. 16 remember what part numbers you were estimating, did 17 you? 18 Α. That is -- that is correct. Clock circuitry, 19 for instance, gets manufactured by a number of 20 suppliers and --21 You didn't -- I'm sorry. Ο. 22 A. -- and I did not recall or I do not recall the 23 specific clock circuitries that I included in this 24 analysis. 25 Q. So, you don't remember the part numbers for any

of the components that you estimated for --1 2 I do not recall those --Α. 3 Q. You have got to let me finish my question, Mr. Geilhufe. 4 5 You don't remember the part numbers for any of 6 the components that you put in for the board complexity aspect of your -- of your opinions? 7 8 A. I -- not off the top of my head. Part numbers 9 are six, seven, eight digit long things, and I do not 10 recall that. 11 And you had those part numbers in your notes, Ο. 12 didn't you? 13 Α. Somewhere, yes. 14 Ο. But you didn't bring your notes with you to the 15 deposition, did you? 16 No. Α. 17 So, you couldn't tell me from your notes what Q. 18 the part numbers were? Α. 19 No. 20 You also didn't recall for sure which companies Ο. 21 made the products that you were -- that you were using, 22 did you? 23 Α. When? 24 At the deposition. Ο. 25 Oh, at the deposition? I believe I specified Α.
one or two companies, and others I didn't recall. 1 2 You thought that Arrow might have been one of Ο. the companies you contacted as a distributor? 3 4 Α. That is correct. But you didn't remember who you spoke to at any 5 Q. 6 of the companies? 7 Α. No. 8 Now, in your direct, you didn't mention the Ο. part numbers that you got the prices for, did you? 9 10 Α. No, I did not. 11 Have you -- and you don't recall what the price Ο. 12 numbers -- I'm sorry, what the part numbers are sitting 13 here today? 14 Α. No, I do not. 15 Did you bring your notes with you today so that Q. 16 you could tell me what part numbers you got the prices for? 17 I do not -- I did not. 18 Α. 19 So, if I wanted to check on whether the part Q. 20 numbers that you identified were the appropriate part 21 numbers to solve the problems that you identified or that Dr. Jacob identified, I wouldn't be able to do 22 23 that from the information you provided me, would I? I -- since I did not provide --24 Α. 25 JUDGE McGUIRE: I think he's answered that now

1 about five times, Mr. Davis. Let's get off the part 2 numbers.

3 MR. DAVIS: Okay.

4 BY MR. DAVIS:

Q. In your analysis of Professor Jacob's double clock frequency alternative for dual edge clocking, you testified that you thought that an on-DIMM clock would be required to adequately -- I'm sorry, accurately position the clock. Isn't that right?

10 A. That is correct.

11 Q. And you were referring to an on-DIMM PLL or 12 DLL?

A. On-DIMM PLL or DLL clock circuit, maybe morethan a PLL/DLL.

Q. You didn't do any timing analysis to ensure that you were correct in your assertion that an on-DIMM clock or an on-DIMM DLL would be required, did you?

A. I made hopefully the good technical assumption if we're removing a DLL from the chip, and we certainly would need some -- a DLL on the DIMM, but I did not make the timing -- detailed timing analysis.

Q. And just so we're clear, for this alternative,
I was -- I wasn't talking about removing the DLL. I
was talking about doubling the clock frequency.

25 A. I apologize for the wrong answer.

Q. But that doesn't change your answer, does it?
 A. No, it doesn't.

Q. Now, in coming up with your cost for the clock PLL or PLL or DLL, you didn't look to see what the cost of similar components were for either register DIMMs or for the Kentron's QBM DIMMs?

A. I made an attempt to identify the cost for the Kentron DIMMs, and interestingly enough, the high-speed DIMMs are not available, and information about them was only available via nondisclosure agreement, which suggests that the product is not yet commercially available.

Q. The cost for the PLL is not -- I was talking about the cost for the PLL, and that's not available you're saying?

A. The Kentron solution. You asked specifically about the Kentron solution, and that's the answer I'm giving.

MR. DAVIS: Can I have one second, Your Honor?JUDGE McGUIRE: All right.

21 (Counsel conferring.)

22 BY MR. DAVIS:

Q. I'd like to show you what's been marked foridentification as CX-2613.

25 May I approach, Your Honor?

1 JUDGE McGUIRE: Yes. 2 THE WITNESS: Thank you. 3 BY MR. DAVIS: 4 Do you see from the first page that this is a Q. 5 Kentron document regarding the QBM memory solution? 6 Α. Yes. Could you frame this as to the time 7 frame? 8 Ο. I'm --9 Could we have another --10 JUDGE McGUIRE: Go ahead. 11 (Pause in the proceedings.) 12 MR. DAVIS: Could we take a five-minute break, 13 Your Honor? 14 JUDGE McGUIRE: All right, we will take a short 15 break. 16 THE WITNESS: Thank you. 17 (A brief recess was taken.) 18 JUDGE McGUIRE: Let's go on the record. 19 At this time you may continue, Mr. Davis. 20 BY MR. DAVIS: 21 Mr. Geilhufe, if you look at the first slide, Ο. 22 all the way in the bottom corner, there's very, very 23 small type, very hard to read. Just to answer your 24 question about what the date is, it looks like it says 9/17/02. 25

May I put my glasses on? 1 Α. 2 You can look at the screen, actually. I think Ο. 3 it's on there. 4 Okay. So, that's -- that puts us in September Α. 5 of 2002. 6 Now, this is the QBM Kentron DIMM that you were Ο. 7 referring to earlier in your answer just a minute ago. 8 Α. That is -- that is correct. 9 Now, could you turn to page 7 of the exhibit, Ο. 10 and the top slide there, do you see a table? 11 Α. Yes. 12 Ο. Refer to the first column, which says QBM533. 13 Α. Correct. 14 Ο. And focus on the third row from the bottom. Do you see it says, "PLL," and the cost is \$2? 15 16 Α. Right. 17 Did you see this document prior to putting Q. 18 together your opinion in this case? 19 Α. I believe I saw this document, yes. 20 Okay. And you didn't include this as a -- did Q. 21 you consider this as part of the cost of PLL? 22 Α. Of course. I actually tried to establish what 23 the PLL cost at Kentron is, and the response was I needed to sign a nondisclosure agreement to get that --24 access to that information. 25

Q. So, it wasn't good enough to see the \$2 in the 1 2 presentation; you wanted to get what they considered confidential information on what the PLL cost was? 3 4 Mr. Davis, I have generated hundreds of Α. marketing presentations, and I've seen thousands, and 5 6 just because a number is on a slide does not mean it is 7 either available or it's -- actually a transaction has 8 taken place at that price. 9 Q. So, you didn't believe that \$2 price? 10 Α. I have no judgment. I could not confirm it. 11 And did you consider the cost for PLLs for Ο. 12 registry DIMMs? 13 I did not review specifically the costs for Α. register DIMMs. 14 Q. Now, with your -- I'm sorry, with your cost 15 16 estimate for the clock/PLL that we were talking about, 17 the -- you think the double clock frequency alternative 18 would cost about 28 cents more than the dual edge 19 clocking alternative? That is correct, that's what I projected in my 20 Α. 21 model.

22 Q. And 24 cents of that 28 cents comes from that 23 PLL?

24 A. Approximately 24 cents.

25 Q. Now, I'd like to talk about a few of the actual

1 technology alternatives themselves.

2 Now, let's look at some of the -- some of your overall conclusions regarding the costs of some of 3 these alternatives. You think that a fixed CAS latency 4 5 and fixed burst length would increase costs by 6 cents 6 and 4 cents, respectively, over the JEDEC standard, the 7 current JEDEC standard technology? 8 Α. That is correct. That's what I've shown on the 9 table. 10 Q. Now, you'll recall earlier we talked about 11 SDRAM-Lite a little bit? 12 Α. I don't believe SDRAM-Lite -- yes, you asked 13 questions about it. 14 Did you know that in 19 -- that there's Ο. 15 testimony to the effect that in 1995, fixed CAS latency 16 and fixed burst length parts were being proposed as 17 part of the SDRAM-Lite standard to lower costs relative to the current standard? 18 19 I'm not aware of that, and of course, SD-Lite Α. is not a significant DRAM product, so history or the 20 21 actual marketplace has decided that that's -- was 22 probably incorrect. 23 You didn't review the SDRAM-Lite proposals? Q. I did not. 24 Α. 25 And you didn't talk to anybody who was at JEDEC Q.

1 who reviewed those proposals?

A. I did not talk to anyone at JEDEC. You don'tneed to ask that question again.

Q. Now, let's talk about voltage levels via pin to set CAS latency and burst length. Is it accurate for me to say that virtually all of the costs for this alternative are based on your assumption that additional pins would be needed to implement this alternative?

10 A. My analysis and testimony did not address11 voltage levels of the pins.

12 Q. I see what you're saying. You're looking at13 voltage level, multiple voltage levels.

14 A. That is correct, yes.

Q. I'm referring to the analysis that you did ofburst length via pins and CAS latency via pins.

17 A. Okay, that has nothing to do with voltage18 levels, just the pin.

19 Q. Two voltage levels, right?

20 A. Right.

21 Q. It's fair to say that virtually all of the 22 costs -- in fact, all of the costs for this alternative 23 are based on the assumption that additional pins would 24 be required to implement this alternative. Is that 25 right?

1

A. That is correct.

Q. And you base that assumption that more pins would be required on your reading of Professor Jacob's report?

A. Professor -- Professor Jacob suggested using additional pins, and I identified how many pins would be required to support the three bits for CAS latency and three bits for burst length.

9 Q. But you didn't do anything to ensure that it 10 was the case that you actually did need more pins to --11 to use this alternative, did you?

A. Professor Jacob did not suggest any other --excuse me. No, I did not.

14 JUDGE McGUIRE: Thank you.

15 BY MR. DAVIS:

Q. You didn't look at any JEDEC -- I'm sorry, at the JEDEC standard to see if there were standard packages that had no-connects that could have been used?

20 A. Of course, I did.

21 Q. And you found that there were packages that had 22 multiple no-connect pins when you did that, correct?

A. I found as part of the JEDEC standards that all the standards used either at the 44 or the 54 or the 66 pin level, they used up all the pins in the highest

density cases. So, the standard used up all the pins 1 2 in the highest density cases. 3 Well, I'm not sure I understand that answer. Q. 4 Let's look at CX-234, which is the JEDEC standard, you 5 should have it in front of you still, and I'm talking 6 about page 83. 7 What's the page number? Α. 8 Page 83. Ο. 9 Α. Um-hum. 10 Q. And this is a -- are you at that point, page 83? 11 12 Α. I'm on page 83. 13 And this is a schematic or a drawing of the Q. 14 pin-out for the 16, 32 and 64-meg x4 SDRAM in TSOP-2. 15 Is that right? 16 That's correct. Α. 17 And if you look at that picture, there are open Q. or no-connect pins at 17, 25, 43 and 53. Is that 18 19 right? 20 Α. That's correct. 21 So, there are four open pins; there are four Ο. 22 no-connect pins in this particular pin-out. 23 Α. On this particular version. 24 So, there would be 16 options, is that right, Ο. 25 16 options for CAS latency and burst length using this

particular -- this particular pin-out? 1 2 Α. Only for this configuration of DRAM. The standard provides for all configurations of DRAM, and 3 other configurations, of course, don't have any -- have 4 5 four -- do not have four pins available. 6 Ο. Could you turn to page 80? 7 Eighty, yes. Α. 8 And this is a two-meg x4. Ο. 9 Yes, much smaller SDRAM. Α. 10 Q. And this is an SDRAM rather than a DDR SDRAM, 11 right? 12 Α. That's correct. And there are open pins for or no-connect pins 13 Q. 14 on 30 and 34 there, correct? 15 Α. Correct. 16 So, that's four options, not as many as the Ο. 17 first time, but --18 Right, but again, the SDRAM spec does not Α. confine itself to a 16-meg x4. It covers the range of 19 20 densities, so we have to look at the worst case 21 packaging situation. 22 Q. But this SDRAM spec was put together along with 23 the assumption that there would be a mode register. 24 Isn't that right? 25 A. Correct.

Q. Now, with respect to your table -- you can take 1 2 that off -- with respect to your tables describing 3 fixed costs, those are one-time costs. Is that right? 4 Α. That's correct, one-time costs per product 5 type. 6 Per product type? Ο. 7 Per product part number, if you will. Α. 8 So, you'd only -- for example, for the design, Q. you would spend the money for the design, and then 9 10 you'd have the design. That -- that is the model there. 11 Α. You wouldn't be spending another \$250,000 or 12 Ο. 13 \$100,000 next year to do the same design; you've 14 already got that. Is that right? 15 Α. That is why this estimate is a conservative 16 estimate. We all know that redesigns take place, and 17 for instance, initial mask costs would develop as a 18 part of the shrunk or something like this, but I did not include that. 19 20 So, your model just includes the first Q. 21 redesign? 22 Α. That is just the first one. 23 The -- one of the assumptions that you had in Q. 24 the model that I didn't understand was that -- you said 25 that it was based on 20 million units of output. Is

1 that right?

2 Α. That's correct. 3 Is it 20 million units of output of DRAM, is Ο. 4 that what you were referring to? 5 Α. 20 million DRAMs. 6 Ο. Is that 20 million DRAMs per year? 7 That's 20 million DRAMs for that particular Α. 8 iteration. 9 20 million -- oh, that's what I didn't Ο. 10 understand. So, it's 20 million DRAMs for the entire 11 iteration; for the life of that product, there would be 12 20 million DRAM. For that iteration; that is, if you did a 13 Α. 14 shrink, it would be a separate iteration. 15 Q. But I thought that this was a -- based on a 16 mature product, that there weren't going to be any more shrinks after --17 It's possible that there are further shrinks, 18 Α. but I -- I assumed that 20 million units could be built 19 20 off that one design effort. 21 Q. So, there could be further shrinks off of the 22 design that you talked about? 23 A. Potentially. 24 Okay. Going back to the double clock frequency 0. 25 for a second?

1 A. Yes.

2 Q. If you want to take a sip of coffee, go ahead.3 A. I appreciate it.

Q. You said that you thought a DLL or PLL type chip would be required on the module to distribute the clock. That's why you added that component to the DIMM.

8 A. That is -- that is correct.

9 Q. What clock frequencies were you assuming would 10 be used?

11 A. 200 megahertz.

12 Q. 200 megahertz. Did you look at the DDR 400 13 modules currently on the market to see if they used 14 PLLs or clock chips or DLL-type chips on the module?

A. I think I already testified that I did not lookat the register modules.

Q. Well, no, I'm not talking about the registermodules. I'm talking about the unbuffered,

19 unregistered modules, DDR 400. Did you look at those
20 modules?

A. I did not -- I looked at a whole series of
Samsung -- I may have looked at them. I don't recall.
Q. Those modules, the clock speed for those
modules is 200 megahertz, right?

A. Right, but doubling the 200 megahertz goes to

400 megahertz. We're now operating at twice that
 speed.

3 Q. Right. So, it's -- the clock speed for that 4 module is 200 megahertz?

A. The -- let's be very precise. We're doubling clock speed here. 200 megahertz clock speeds, it now needs to operate at 400 megahertz, and I believe that requires an on-DIMM clock generator.

9 Q. So, you were assuming a 400-megahertz clock 10 when you put together this table or a 200-megahertz 11 clock when you were putting together this table?

A. The dual edge clock alternative operating at 200 megahertz requires a 400-megahertz clock in this alternative.

Q. Yeah, I'm just asking what you assumed when you were putting together your table. Were you assuming the clock would be going at 200 megahertz or were you assuming it would be going at 100 megahertz or were you assuming that it would go at 400 megahertz? I just want to know how fast the clock was going.

A. Okay, the actual clock was going at 400megahertz, and I looked at a range.

Q. 400 megahertz for the clock alternative?A. Yeah.

25 Q. Now, did you know that Mark Kellogg of IBM

testified that they expect to be able to run a clock at 1 2 two and a half gigahertz in the near future? 3 I -- I read all kinds of good things in the Α. 4 literature and people tell me all kinds of good things. 5 I wouldn't be surprised if somebody said that today. 6 This is 2003. 7 Did you talk to Mark Kellogg or anyone else Ο. 8 about whether PLL would be required on the DIMM in 9 order to implement that? 10 Α. In the 1999 time frame, I did not. 11 In any time frame? Ο. 12 Α. I did not. 13 Now, one of the things you mentioned early Q. 14 today when I first started asking you questions was 15 that you had read some documents -- you recalled 16 reading some documents and you might have read some 17 testimony, but you weren't able to recall who. Do you 18 remember that testimony? That's correct. 19 Α. 20 I just want to give you some names and ask you Q. 21 if you recall reading testimony of these people. 22 Do you remember reading the testimony of Desi 23 Rhoden? 24 I may have seen it, a piece of it or -- I Α. 25 don't -- I certainly don't remember reading the whole

1 thing.

2 Q. Do you recall reading any of it?

3 A. How do you spell the last name?

4 Q. R H O D E N.

5 A. I believe -- I may have seen a piece of it.

Q. You don't have any specific recollection of thepiece, but you think you might have read it?

8 A. No, I do not.

9 Q. I understand. Do you recall reading any 10 testimony of Howard Sussman?

11 A. I don't recall.

12 Q. Do you recall reading any testimony from Mark13 Kellogg?

14 A. I may have seen some piece of testimony of his.

15 Q. Okay, but you don't recall specifically?

16 A. I don't recall specifics, no.

17 Q. Did you read the testimony of Terry Lee?

18 A. I don't recall.

19 Q. Did you read the testimony of Joe Macri?

20 A. I don't recall.

21 Q. And did you read the testimony of Andy

22 Bechtolshein?

23 A. I did not. That one I didn't.

24 Q. You would have remembered his name?

A. I'd remember that.

Did you read the testimony of Kevin Ryan? 1 Q. 2 Α. I did not. 3 JUDGE McGUIRE: All right, it would be a lot 4 easier if we just asked him what he did read. 5 MR. DAVIS: I asked him, and he didn't 6 remember. 7 JUDGE McGUIRE: Okay, then he's answered it. 8 MR. DAVIS: Actually, I just finished the last 9 one. 10 JUDGE McGUIRE: Lucky for you. 11 BY MR. DAVIS: 12 Q. Now, each of the alternatives to dual edge 13 clocking that Dr. Jacob proposed --14 Α. Yes. -- none of those alternatives would end up 15 Ο. 16 using both edges of a clock, right, that you evaluated? 17 So, you might want to just look at that --18 Oh, I would totally disagree with that. You Α. 19 can't utilize two banks without using both edges of the 20 clock. 21 Okay. So, other than that first alternative, Ο. 22 the on-chip memory banks, the remaining alternatives 23 didn't use both edges of the clock. Is that accurate? 24 In one form or another. The precise timing of Α. 25 bringing data out, with the exception of doubling the

1 data with going around, it would require bringing data 2 out on the two edges of the clock.

3 Q. Okay.

4 I may be very nearly done, Your Honor.

5 Now, the last alternative that I think I want 6 to talk about, and I want to make sure that it's the 7 last one, but I believe it is, is -- is the programming 8 the values for CAS latency and burst length of fuses, 9 one we were talking about this morning.

10 A. Okay.

11 Q. Now, with respect to the alternative of 12 programming CAS latency in fuses, you assume that the 13 alternative involved was to use laser-blown fuses to 14 set the --

A. That's correct, because that's existingtechnology at that time.

Q. And you didn't think any other type of fusetechnology was feasible for DRAMs?

A. At -- at the time frame of 1995, I believed -yes, I did not believe there was any other technology that was feasible.

Q. In fact, you thought that anti-fuse technology
wasn't even feasible today. Isn't that accurate?
A. Anti-fuse technology is less reliable than
laser-blown fuse technology, and it carries with it a

1 risk.

6

Q. So, you thought that anti-fuse technology has a reliability factor which is inconsistent with the cost objectives with something as complicated and expensive as DRAM manufacture. Is that right?

A. Yes, that is my belief.

Q. And you also thought that the need for an additional application module also meant that DRAM manufacturers wouldn't use the technology on DRAMs, correct?

11 A. If the anti-fuse technology module is not 12 available in the DRAM process, then I would think a 13 manufacturer would resist or not implement it, because 14 it would add cost.

15 Q. You don't think they would add the module, in 16 other words.

A. Just for fusing, because the DRAM manufacturers
already have laser-blown fuse technology in place.
Unless there is a compelling cost or reliability or
performance improvement, one wouldn't implement it.

21 Q. You didn't review any evidence in this case 22 regarding whether DRAM manufacturers actually used 23 anti-fuses to set -- to do their redundancy work that 24 you were referring to?

25 A. I became aware of testimony on Friday that

Micron currently is using some anti-fuse technology.
Q. And this was something that you didn't know
when you were -- when you were writing your opinion?
A. No, I was aware that Micron was using anti-fuse
technology for some parts, but not in the 1995 time
frame.

Q. Did you know when they were using it?
A. I estimated it to be somewhere in the '98,
9 '97-'98 time frame.

10 Q. Okay, but you said in your deposition that you 11 thought that anti-fuses were -- first of all, that 12 you -- you said that they had a reliability factor 13 which is inconsistent with the cost objectives of 14 something as complicated and expensive as DRAM 15 manufacturer, in your deposition you said that, right? 16 Right. Α.

Q. But you knew at the time you said that thatMicron was actually using fuses for that purpose?

A. Oh, and it is still my belief that that may,
indeed, be a special skill either that Micron has or a
special yield loss that Micron deals with.

MR. DAVIS: Your Honor, could I take a
five-minute break to make sure? I think I may be done.
JUDGE McGUIRE: Okay, good enough. Three
minutes.

1 (Pause in the proceedings.) 2 JUDGE McGUIRE: Mr. Davis, any further cross? 3 MR. DAVIS: No more questions. JUDGE McGUIRE: All right, thank you very much. 4 5 Did you want to follow up, Mr. Detre, redirect? 6 MR. DETRE: Yes, Your Honor, just a few 7 questions. 8 JUDGE McGUIRE: Okay. 9 REDIRECT EXAMINATION 10 BY MR. DETRE: 11 Q. Mr. Geilhufe, do you recall Mr. Davis asked you 12 about the margin of error in connection with some of 13 your estimates? 14 Α. Yes, I do. 15 Now, when you were making your estimates in Ο. 16 this case, were you trying to be -- were you trying to err on one side or the other? 17 18 Α. I -- I attempted to be as realistic as possible but err on the serve of conservatism. 19 20 Okay. Is that the practice you generally Q. 21 followed when you were making these estimates in the 22 industry? 23 A. Clearly those of us who have to take 24 responsibility for building stuff that we project have 25 to be fairly conservative in our estimates.

Some of your cost estimates involved estimating 1 Q. 2 the costs of a pin in the 1995 time frame, correct? 3 That is correct. Α. 4 What -- and you estimated that at about a penny Ο. 5 a pin. Is that right? 6 Α. That is correct. 7 What would you say the margin of error is with Q. 8 respect to those pin estimates specifically? 9 Those were quite accurate since those were Α. 10 industry standard numbers at that time period, so 11 certainly within 10 percent. 12 Q. Now, Mr. Davis asked you some questions about 13 whether you could, in connection with some of your 14 alternatives, remove circuitry from a DRAM. Do you 15 recall those questions? 16 Α. Yes. 17 And you testified you took that into account? Q. Yes, I did. 18 Α. Now, specifically, or let's go to fixed CAS 19 Q. 20 latency, if we went to fixed CAS latency, could you 21 remove all or --22 Α. One second. 23 I'll let you get there. Q. 24 With respect to fixed CAS latency, could you 25 remove all or any part of the mode register if you For The Record, Inc.

Waldorf, Maryland (301) 870-8025

1 employed that alternative?

2 A. Of course not. The mode register serves a series of purposes, not only CAS latency. It serves 3 4 the purpose of CAS latency, burst length, burst type, 5 test mode. In the SDRAM, it's a 22-bit long register. 6 Q. Now -- so, you couldn't remove the whole thing, 7 but could you remove the bits that are specific to CAS 8 latency? 9 Α. Indeed, you certainly could remove -- if you go 10 to a fixed CAS latency, you could take the 22-pin --11 bit register and lower it to 19 bits. 12 Ο. What --13 Α. Which --14 Ο. -- what would the cost savings be in removing 15 three bits from the mode register? 16 Α. Totally negligible. It would probably include 17 removal of 36 to 40 transistors on a chip that has 10 18 million transistors. It's a completely negligible effect. 19 20 Now, you mentioned that it was a requirement Ο. 21 that every DRAM be able to output a single data bit. 22 Do you recall that testimony? 23 Α. That's correct. Why is that? 24 Ο. 25 Single word addressing is a requirement of some Α.

applications. Some other applications take data 1 2 streams and bursts; other applications require a great deal of random access memory. Let's recall what we're 3 4 dealing with. We're dealing with a random access 5 memory, which suggests you can get to any word 6 independently. 7 How does that apply to, say, DDR SDRAM? Ο. 8 Α. In the DDR SDRAM, of course, because it clocks out two bits in a single clock cycle, it brings out two 9 10 words at the same time. That's its minimum increment. 11 If -- could we put up DX-298, please? Ο. 12 With respect to programming CAS latency with 13 fuses, you testified that there would be reduced yield 14 due to speed distribution. Do you recall that 15 testimony? 16 That's correct. Α. 17 Now, does that -- at what point in the process Q. 18 do you have that reduced yield? 19 Α. It is -- it may show up at -- I currently have 20 it in the sort yield reduction. 21 So, that's prior to packaging? Ο. 22 Α. That is prior to packaging. 23 Going -- sorry to be jumping around, but going Q. back to fixed CAS latency for a second, now, you 24 25 testified that you looked at three parts there because

1 that was what was in the JEDEC spec. Do you recall 2 that?

3 A. That's correct.

Q. Did you think that it was appropriate to look
at what was in the JEDEC spec as opposed to what parts
are in use today?

7 The JEDEC spec determined the Α. Of course. 8 requirements that the industry and the DRAM 9 manufacturers, the DRAM consumers, the software 10 writers, what have you, felt was necessary to go 11 forward. The JEDEC spec is a document that addresses 12 several generations of product. It addresses a lengthy 13 time period. And at that time, there was no 14 information whatsoever as to which one of the CAS 15 latencies would be prevalent or if only a few would be 16 prevalent.

JUDGE McGUIRE: Mr. Davis?

17

25

18 MR. DAVIS: Your Honor, move to strike 19 everything after "of course," Mr. -- for foundation. 20 Mr. Geilhufe stated he didn't know anything about 21 JEDEC, didn't interview anybody about JEDEC, didn't 22 review any documents about JEDEC.

JUDGE McGUIRE: I'll let you answer, but I'm inclined to --

MR. DETRE: Mr. Geilhufe did say he looked at

the JEDEC spec. He didn't say he looked at other JEDEC 1 2 documents, but he did say he looked at the JEDEC spec, 3 and this only goes to why he used that spec in a 4 certain way. 5 JUDGE McGUIRE: Is that your understanding of 6 his testimony, Mr. Davis? 7 MR. DAVIS: If that is his understanding of his 8 testimony, he can talk about what was in the spec, but 9 that's not what his answer gave. 10 MR. DETRE: Well, what was in the spec was 11 three latency values, and --12 JUDGE McGUIRE: It's the question that I was 13 looking at, not what was in the spec. I will hear it 14 on that basis, only what was in the spec and what he 15 had reviewed in the spec. 16 BY MR. DETRE: 17 You'll recall, Mr. Geilhufe, that Mr. Davis was Q. 18 asking you some questions about anti-fuse technology. Α. 19 That's correct. 20 Do you know whether there were DRAM Q. 21 manufacturers in the 1995 to 2000 time frame who did 22 not have anti-fuse technology available? 23 Α. I'm aware of one major one that definitely did not, and I -- it's -- I believe several other ones did 24 25 not.

Q. Okay. Which one are you aware of that 1 2 definitely did not? 3 At that time, Samsung definitely did not. Α. That's based on your own personal experience 4 Ο. 5 with Samsung? 6 Yes, and this is public information. This is Α. not confidential information. 7 8 Q. Okay. Now, if you've got CX-234 in front of 9 you, Mr. Geilhufe, that's the JEDEC spec, Release 9. 10 Could you pull that up? 11 Α. Yes. 12 Ο. I'll just wait for it to come up on the screen, 13 CX-234. 14 Could you turn to page 84 of that document, 84 15 of the exhibit? 16 Α. Yes. 17 There are certain SDRAM configurations shown on Q. 18 this page. Do you see that? Yes, I do. 19 Α. 20 And there is in particular a -- the outer ring Q. 21 of this diagram shows a particular SDRAM configuration? 22 Α. That is correct. 23 Could you check whether there are any Q. no-connect pins available there? 24 25 Α. That configuration does not have any

1 no-connects.

2 MR. DETRE: No further questions. 3 JUDGE McGUIRE: Okay, Mr. Davis, any recross? 4 MR. DAVIS: Thank you, Your Honor. 5 RECROSS EXAMINATION 6 BY MR. DAVIS: 7 Mr. Geilhufe, you -- in response to questions Q. 8 from Mr. Detre, you talked about the practice in the 9 industry to be conservative in estimates regarding 10 cost. Do you remember that? 11 Α. Yes. 12 Ο. And that was as a customer, you were in a sense 13 buying DRAM from people who were manufacturing it for 14 you, where you were in control of the plants or 15 whatever, but you were talking about the costs of those 16 products. Is that correct? 17 I'll give a broader answer. I view that both Α. 18 as a manufacturer for cost analysis in an internal fab 19 factory and for contract acquisition of manufacturing 20 capacity where you're purchasing the capacity from the 21 outside. So, it's both conservative on the high end 22 and low side. 23 Q. Conservative on the high end, okay. Now, if you -- I'd like to refer you to the 24 25 mode register page on the JEDEC standard, Release 9.

What page is that, please? 1 Α. 2 Which I believe it's on page 150 of CX-234, and Ο. 3 that's the SDRAM and SGRAM mode register? 4 Α. That's correct. 5 Q. And in fact, it also has the DDR CAS latency values there as well. Is that right? 6 That is correct. 7 Α. 8 And the DDR burst length values are there as Ο. 9 well, correct? 10 Α. That is correct. 11 Okay. Now, if you removed as an alternative Ο. 12 the burst length and the CAS latency from the mode 13 register, what would be left -- you would be left with 14 is the BT register, I guess, which is number three 15 there, is that right, bit number three? That's all 16 that would be left. 17 Α. Okay. 18 Now, one of the things that you said in your Ο. 19 redirect was that you had to have a burst length of 20 one, right, that was a requirement for DRAMs? 21 Yes, random access. Α. 22 Q. Could you show me where on this, on this mode 23 register, a burst length of one is specified in the 24 mode register? A. Yes, 000. 25

Q. 000 for both SDRAM and DDR SDRAM establishes a 1 2 burst length of one. Is that accurate? 3 It -- this only specifies it for SDR RAM. Α. 4 So, for DDR SDRAM, 000 in those bits actually Ο. 5 is reserved? 6 It's reserved, yes, for something else. Α. And 001 for DDR and for SDR is a burst length 7 Ο. 8 of two. Is that right? 9 That is correct. Α. 10 Q. So, DDR doesn't even have a burst length of one 11 specified in that -- in the mode register. 12 Α. Of course, double data rate suggests you get 13 two bits or a nibble per access. 14 Q. And if you look at the SDRAM, the SDRAM part of 15 the mode register for burst length, do you see the one 16 there is in parentheses? 17 Α. Yes. 18 Do you know what that means? Q. 19 According to the -- no, I don't. I don't Α. 20 recall. 21 Q. Okay. If you look at the very bottom, and 22 actually, for some reason it's covered up, at the 23 bottom of the table, at the bottom of the bottom 24 table -- yes, highlight that, please. 25 A. Yes, as a matter of fact, I apologize. Of

1 course, they're options.

2 Q. It's optional?

3 A. Yes. It's getting late in the afternoon, Mr.4 Davis.

5 MR. DAVIS: No more questions, Your Honor.
6 JUDGE McGUIRE: Okay, very good, sir. Thank
7 you for your testimony --

8 MR. DETRE: Your Honor, I have one follow-up 9 question, just one.

10 JUDGE McGUIRE: You better ask the Court, then, 11 because I haven't gone two rounds.

MR. DETRE: Well, Your Honor, may I ask one follow-up question just to clarify something?

14 JUDGE McGUIRE: Yes.

15 FURTHER REDIRECT EXAMINATION

16 BY MR. DETRE:

Q. Mr. Geilhufe, in response to Mr. Davis' questions, you were talking about how when you were taking cost estimates in the industry, you would be conservative on the high end and the low end. Do you recall that?

22 A. That is right.

23 Q. Now, for purposes --

24 MR. DAVIS: I'm sorry, objection, that 25 misrepresents his testimony, I believe.

1 JUDGE McGUIRE: I can't even see what you said. 2 Then restate, Mr. Detre. See, your one 3 question, you messed it up. So, I could ask you to sit 4 down right now. 5 MR. DETRE: I'll try to do better, Your Honor. 6 I'll withdraw that question, if I may, and ask a 7 different question. 8 BY MR. DETRE: 9 Q. For purposes of this case, Mr. Geilhufe, were 10 you trying to be conservative on the low end or on the 11 high end? 12 Α. I was attempting to be conservative on the low end for the cost increases. 13 So -- so that you are --14 Ο. 15 No further questions. 16 JUDGE McGUIRE: You have one shot at --17 MR. DAVIS: No further questions. 18 JUDGE McGUIRE: Thank you, Mr. Davis. Now you are excused from this proceeding, and the Court does 19 20 appreciate your testimony. 21 THE WITNESS: Thank you, Your Honor. 22 JUDGE McGUIRE: Thank you, sir. 23 I assume that concludes the presentation of 24 your case for the day? 25 MR. PERRY: It does, Your Honor. Tomorrow

morning we will call Mr. Richard Rapp, an economic expert. We are pretty sure it will take the whole day. JUDGE McGUIRE: Okay, very good. I have got some hard copy up here. We will see you in the morning at 9:30. Hearing in recess. (Whereupon, at 3:50 p.m., the hearing was adjourned.) 

CERTIFICATION OF REPORTER 1 2 DOCKET NUMBER: 9302 3 CASE TITLE: RAMBUS, INC. DATE: JULY 21, 2003 4 5 I HEREBY CERTIFY that the transcript contained 6 7 herein is a full and accurate transcript of the notes 8 taken by me at the hearing on the above cause before 9 the FEDERAL TRADE COMMISSION to the best of my 10 knowledge and belief. 11 12 DATED: 7/22/03 13 14 15 16 SUSANNE BERGLING, RMR 17 18 CERTIFICATION OF PROOFREADER 19 20 I HEREBY CERTIFY that I proofread the 21 transcript for accuracy in spelling, hyphenation, 22 punctuation and format. 23 24 25 SARA J. VANCE For The Record, Inc. Waldorf, Maryland (301) 870-8025

9748